## TFE4171

#### DESIGN OF DIGITAL SYSTEMS II

**PROJECT** 

# Verification of a High-Level Data Link Controller module

Morten Paulsen
Faculty of Information Technology and Electrical Engineering
Norwegian University of Science & Engineering
mortepau@stud.ntnu.no

Magnus Ramsfjell
Faculty of Information Technology and Electrical Engineering
Norwegian University of Science & Engineering
magnuhr@stud.ntnu.no

April 7, 2020



# Contents

| 1            | Introduction    |          |                                |    |  |  |  |
|--------------|-----------------|----------|--------------------------------|----|--|--|--|
| 2            | Description     |          |                                |    |  |  |  |
|              | 2.1             | Interfa  | ıce                            | 1  |  |  |  |
|              | 2.2             | Intern   | als                            | 2  |  |  |  |
|              | 2.3             | Cyclic   | Redundancy Check               | 2  |  |  |  |
| 3            | Ver             | ificatio | $\mathbf{n}$                   | 3  |  |  |  |
|              | 3.1             |          | ications                       | 3  |  |  |  |
|              | 3.2             | •        | liate assertions               | 4  |  |  |  |
|              |                 | 3.2.1    | Rx, Normal behaviour           | 4  |  |  |  |
|              |                 | 3.2.2    | Rx, Overflow behaviour         | 4  |  |  |  |
|              |                 | 3.2.3    | Rx, Abort behaviour            | 4  |  |  |  |
|              |                 | 3.2.4    | Rx, Drop behaviour             | 4  |  |  |  |
|              |                 | 3.2.5    | Rx, Non-byte aligned behaviour | 4  |  |  |  |
|              |                 | 3.2.6    | Rx, FCS error behaviour        | 4  |  |  |  |
|              |                 | 3.2.7    | Tx, Non-Abort behaviour        | 4  |  |  |  |
|              |                 | 3.2.8    | Tx, Abort behaviour            | 5  |  |  |  |
|              | 3.3             | Concu    | rrent assertions               | 5  |  |  |  |
|              |                 | 3.3.1    | Specification 3                | 6  |  |  |  |
|              |                 | 3.3.2    | Specification 5                | 6  |  |  |  |
|              |                 | 3.3.3    | Specification 6                | 6  |  |  |  |
|              |                 | 3.3.4    | Specification 7                | 7  |  |  |  |
|              |                 | 3.3.5    | Specification 8                | 7  |  |  |  |
|              |                 | 3.3.6    | Specification 9                | 8  |  |  |  |
|              |                 | 3.3.7    | Specification 10               | 8  |  |  |  |
|              |                 | 3.3.8    | Specification 12               | 8  |  |  |  |
|              |                 | 3.3.9    | Specification 13               | 9  |  |  |  |
|              |                 | 3.3.10   | Specification 14               | 9  |  |  |  |
|              |                 | 3.3.11   |                                | 9  |  |  |  |
|              |                 |          | Specification 16               | 9  |  |  |  |
|              |                 |          | Specification 17               | 10 |  |  |  |
|              |                 |          | Specification 18               | 10 |  |  |  |
|              | 3.4             |          | age                            | 10 |  |  |  |
| $\mathbf{A}$ | test            | Pr_ho    | llc.sv                         | 11 |  |  |  |
| В            | asse            | ertions  | _hdlc.sv                       | 25 |  |  |  |
| $\mathbf{C}$ | Coverage Report |          |                                |    |  |  |  |

#### 1 Introduction

This report goes through the verification of a High-Level Data Link Control (HDLC). We are given the RTL code for the implementation of a HDLC module, but there has not been done any verification on it, so our task is to verify the module.

The report begins by introducing the HDLC module shortly in section 2. Showing how the HDLC frames are constructed, how transmission and receiving is done, and how the module does CRC checking. In section 3, we explain the specifications given and describe the assertions added to satisfy the specifications. We also discuss the assertion and coverage reports generated by the testbench.

### 2 Description

The HDLC module is designed to supply a data communication protocol and provides a bit-oriented code-transparent data transmission.

#### 2.1 Interface

The HDLC's interface is shown in Figure 1, and consists of 11 signals - 9 inputs and 2 outputs.



Figure 1: The HDLC interface

The module receives and transmits frames of information, as shown in Table 1. Every frame starts and ends with a flag (0111\_1110). The FCS bytes are generated inside the module, using the Cyclic Redundancy Check (CRC), and are used as a safety check to determine if the frame has arrived whole, see subsection 2.3. The Address, Control and Information bytes does not need to be any specific values, but has to be byte aligned.

| Flag   | Address        | Control | Information                 | FCS     | Flag   |
|--------|----------------|---------|-----------------------------|---------|--------|
| 8 bits | 8 or more bits | 8 bits  | Variable length, n · 8 bits | 16 bits | 8 bits |

Table 1: HDLC frame.

To abort a frame, an abort pattern has to be generated (1111\_1110). If an abort pattern is detected the current frame is discarded and ignored.

In the scenario when 5 1's are transmitted consecutively a 0 should be inserted after them on the transmission side to prevent the unfortunate problem of transmitting 6 1's after each other, as this is the start/stop flag. On the receiving end, if 5 1's are detected the following 0 is to be removed.

When no transmission occurs, the line should be kept logical high, which is the idle pattern (1111 1111).

#### 2.2 Internals

In Figure 2 and Figure 3 we can see the internal signaling between blocks for the receive block and the transmit block, respectively. Some of these signals are used in the verification properties.



Figure 2: The receive design of the HDLC module.



Figure 3: The transmit design of the HDLC module.

#### 2.3 Cyclic Redundancy Check

CRC calculation is done by dividing the message by a predetermined polynomial P. In the HDLC module the polynomial

$$P = X^{16} + X^{15} + X^2 + 1$$

is used. The calculation is done by using a shift register and bitwise XOR-ing as shown in Figure 4.



Figure 4: The hardware implementation of the CRC.

On the transmitting side, the CRC is calculated as the information bits are transmitted and appended to the end of the message, but before the stop flag. On the receiving end, the CRC should be zero after receiving the complete message. If it is not zero, a received bit has had the wrong polarization and the frame is flagged as erroneous.

#### 3 Verification

#### 3.1 Specifications

To verify the HDLC module we are given the following specifications:

- 1. Correct data in RX buffer according to RX input. The buffer should contain up to 128 bytes (this includes the 2 FCS bytes, but not the flags).
- 2. Attempting to read RX buffer after aborted frame, frame error or dropped frame should result in zeros.
- 3. Correct bits set in RX status/control register after receiving frame. Remember to check all bits. I.e. after an abort the Rx\_Overflow bit should be 0, unless an overflow also occured.
- 4. Correct TX output according to written TX buffer.
- 5. Start and end of frame pattern generation (Start and end flag: 0111\_1110).
- 6. Zero insertion and removal for transparent transmission.
- 7. Idle pattern generation and checking (1111—1111 when not operating).
- 8. Abort pattern generation and checking (1111 1110). Remember that the 0 must be sent first.
- 9. When aborting frame during transmission, Tx\_AbortedTrans should be asserted.
- 10. Abort pattern detected during valid frame should generate Rx\_AbortSignal.
- 11. CRC generation and checking.
- 12. When a whole RX frame has been received, check if end of frame is generated.
- 13. When receiving more than 128 bytes, Rx\_Overflow should be asserted.
- 14. Rx\_FrameSize should equal the number of bytes received in a frame (max. 126 bytes = 128 bytes in buffer 2 FCS bytes).
- 15. Rx\_Ready should indicate byte(s) in RX buffer is ready to be read.
- 16. Non-byte aligned data or error in FCS checking should result in frame error.
- 17. Tx\_Done should be asserted when the entire TX buffer has been read for transmission.
- 18. Tx\_Full should be asserted after writing 126 or more bytes to the TX buffer (overflow).

#### 3.2 Immediate assertions

Specification number 1, 2, 4 and 11 are implemented as immediate assertions. The immediate assertions are tested by creating specific stimuli based on which behaviour we want to test. The code for the stimuli generation is shown in Appendix A line 620-715 for the Rx side and Appendix A line 717-797 for the Tx side. For the Rx side there are 6 different behaviour to verify and for the Tx side there are 2 behaviours to verify.

#### 3.2.1 Rx, Normal behaviour

To verify the normal behaviour for the Rx side, we use the task VerifyNormalReceive (line 39-75, Appendix A). In the task we verify that Rx\_SC is set correctly - Only Rx\_Ready set, then we verify that the size is matching the value stored in Rx\_Len and lastly we read all the data stored in Rx\_Buff and assert that it matches the content we used as stimuli.

#### 3.2.2 Rx, Overflow behaviour

To verify the overflow behaviour for the Rx side, we used the task VerifyOverflowReceive (line 80-127, Appendix A). This task is similar to VerifyNormalReceive except that we in Rx\_SC to also have Rx\_Overflow set. We also attempt to read a few extra bytes to check if the additional stimuli created on the Rx input is stored. We expect it to result in Rx\_Buff = 8'b0.

#### 3.2.3 Rx, Abort behaviour

To verify the abort behaviour for the Rx side, we used the task VerifyAbortReceive (line 131-153, Appendix A). In the task we check that Rx\_SC is correct and has Rx\_Abort asserted. The other thing we do in that task is to assert that reading from Rx\_Buff results in Rx\_buff = 8'b0.

#### 3.2.4 Rx, Drop behaviour

To verify the drop behaviour for the Rx side, we used the task VerifyDropReceive (line 157-173, Appendix A). In the task we assert that by writing the Rx\_Drop bit in Rx\_SC and by then reading Rx\_Buff results in Rx\_Buff = 8'b0.

#### 3.2.5 Rx, Non-byte aligned behaviour

To verify the Non-byte aligned behaviour for the Rx side, we used the task VerifyNonByteAlignedReceive (line 177-199, Appendix A). In the task we assert that only Rx\_FrameError is set in Rx\_SC and that the size of Rx\_Len = 8'b0.

#### 3.2.6 Rx, FCS error behaviour

To verify the FCS error behaviour for the Rx side, we used the task VerifyFCSErrReceive (line 203-225 Appendix A). In the task we assert that only Rx\_FrameError in Rx\_SC is set and that Rx\_Len = 8'b0, just as in VerifyNonByteAlignedReceive.

#### 3.2.7 Tx, Non-Abort behaviour

To verify the Non-Abort behaviour for the Tx side, we used the task VerifyNonAbortTransmit (line 229-282, Appendix A). In the task we first check that the start flag is generated, after that we check that all the data bytes are sent correctly (including potential zero bits after 5 consequenct 1's). Second to last, we check that the FCS bytes which are generated matches the one we calculated. And finally, we check that the end of frame flag is generated.

#### 3.2.8 Tx, Abort behaviour

To verify the Abort behaviour for the Tx side, we used the task VerifyAbortTransmit (line 286-346, Appendix A). In the task we check that the start frame flag is sent, and that half the data matches (same procedure as in VerifyNonAbortTransmit). After checking half the data, the Tx\_AbortFrame is enabled in Tx\_SC. After setting that bit we check that Tx\_AbortedTrans and Tx\_Done is asserted in Tx\_SC. After checking Tx\_SC we assert that the idle pattern is sent on Tx instead of the rest of the data.

#### 3.3 Concurrent assertions

The remaining specifications are implemented as concurrent assertions. This is done since they can be more easily verified by continuously checking that a specific pattern occurs, and not check for it at certain times as with immediate assertions.

To simplify the properties themselves we are using the sequences shown in Listing 1. The sequences idle, flag, abort and zero are sequences that are similar for both the Tx side and the Rx side.

```
sequence idle(signal);
 80
         signal [*8];
81
     endsequence;
 82
 83
     sequence flag(signal);
 84
         !signal ##1 signal [*6] ##1 !signal;
85
     endsequence;
86
87
     sequence abort(signal);
88
         !signal ##1 signal [*7];
 89
     endsequence;
90
91
     sequence zero(signal);
92
         !signal ##1 signal [*5] ## !signal;
93
     endsequence;
94
95
     sequence Rx_DataZero;
96
         ( Rx_Data ==? 8'b111111xxx) or
97
98
         ( Rx_Data ==? 8'bx11111xx) or
         ( Rx_Data ==? 8'bxx11111x) or
99
         ( Rx_Data ==? 8'bxxx11111) or
100
         ((Rx_Data ==? 8'bxxxx1111) && ($past(Rx_Data, 8) ==? 8'b1xxxxxxx)) or
101
         ((Rx_Data ==? 8'bxxxxx111) && ($past(Rx_Data, 8) ==? 8'b11xxxxxx)) or
102
         ((Rx_Data ==? 8'bxxxxxx11) && ($past(Rx_Data, 8) ==? 8'b111xxxxx)) or
103
         ((Rx_Data ==? 8'bxxxxxxx1) && ($past(Rx_Data, 8) ==? 8'b1111xxxx));
104
     endsequence
105
106
107
     sequence Tx_DataZero;
         ( Tx_Data ==? 8'b111110xx) or
108
         ( Tx_Data ==? 8'bx111110x) or
109
         ( Tx_Data ==? 8'bxx111110) or
110
         ((Tx_Data ==? 8'bxxx11111) && ($past(Tx_Data, 8) ==? 8'b0xxxxxxx)) or
111
         ((Tx_Data ==? 8'bxxxx1111) && ($past(Tx_Data, 8) ==? 8'b10xxxxxx)) or
112
         ((Tx_Data ==? 8'bxxxxx111) && ($past(Tx_Data, 8) ==? 8'b110xxxxx)) or
113
         ((Tx_Data ==? 8'bxxxxxx11) && ($past(Tx_Data, 8) ==? 8'b1110xxxx)) or
114
         ((Tx_Data ==? 8'bxxxxxxx1) && ($past(Tx_Data, 8) ==? 8'b11110xxx));
115
     endsequence
116
```

Listing 1: Sequences used in properties.

#### 3.3.1 Specification 3

To assert that the Rx\_SC status register behaves correctly after receiving a frame we check the status after Rx\_EoF is asserted. When we have a Rx\_FrameError we want only Rx\_FrameError to be asserted, and in the other scenarios we want the correct status signal to be asserted as well as Rx\_Ready.

```
property p_Rx_Status;
123
          @(posedge Clk) disable iff(!Rst) $rose(Rx_EoF) |->
124
                   if (Rx_FrameError)
125
                            !Rx_Ready && !Rx_Overflow && !Rx_AbortSignal &&
126
                            \hookrightarrow Rx_FrameError
                   else if (Rx_AbortSignal && Rx_Overflow)
127
                             Rx_Ready && Rx_Overflow && Rx_AbortSignal &&
128

→ !Rx_FrameError

                   else if (Rx_AbortSignal)
129
130
                             Rx_Ready && !Rx_Overflow && Rx_AbortSignal &&
                             \hookrightarrow !Rx_FrameError
                   else if (Rx_Overflow)
131
                             Rx_Ready && Rx_Overflow && !Rx_AbortSignal &&
132
                             \hookrightarrow !Rx_FrameError
133
                   else
                             Rx_Ready && !Rx_Overflow && !Rx_AbortSignal &&
134
                             \hookrightarrow !Rx_FrameError
     endproperty
135
```

Listing 2: Property used to assert correct signals in Rx\_SC after receiving a frame.

#### 3.3.2 Specification 5

To check that start and end of frame patterns are generated correctly we implemented the property p\_Tx\_FramePattern. In addition, we implemented the property p\_Rx\_FramePattern to verify that the start and end of frame patterns are detected on the receiving side as well.

The property p\_Tx\_FramePattern checks that whenever Tx\_ValidFrame changes, and it was not because of an abort, the flag sequence is generated.

On the other hand, property p\_Rx\_FramePattern assert that whenever the flag pattern is detected the Rx\_FlagDetect should be asserted.

Listing 3: Properties verifying the flag pattern generation and checking.

#### 3.3.3 Specification 6

Specification 6 is the check for zero insertion and zero removal. The zero insertion is checked on the transmission side while the zero removal is checked on the receiving side.

To assert that the zero is inserted correctly we check that whenever Tx\_NewByte is asserted and the data pattern matches one of the cases in the sequence Tx\_DataZero the zero sequence should be found on Tx 13 to 22 cycles later. When we receive the zero pattern we should see it removed in a data byte 9 to 17 clock cycles later.

```
property p_Tx_InsertZero;

@(posedge Clk) disable iff (!Rst || !Tx_ValidFrame) $rose(Tx_NewByte)

→ ##0 Tx_DataZero |-> ##[13:22] zero(Tx);

endproperty

property p_Rx_RemoveZero;

@(posedge Clk) disable iff (!Rst) (zero(Rx) and Rx_ValidFrame [*6])

→ |-> ##[9:17] Rx_NewByte ##1 Rx_DataZero;

endproperty

endproperty
```

Listing 4: Properties verifying the zero insertion and removal.

#### 3.3.4 Specification 7

The properties p\_Tx\_IdlePattern and p\_Rx\_IdlePattern are used to verify that the idle pattern is generated and that it is detected. The idle pattern should be generated when no transmission occurs, which is when Tx\_ValidFrame is deasserted and Tx\_FrameSize = 0. We need to add Tx\_FrameSize to the antecedent since we otherwise would check for the idle pattern when end of frame pattern is generated.

The property Rx\_IdlePattern checks that when we detect the idle pattern Rx\_FlagDetect should stay deasserted.

Listing 5: Properties verifying the idle pattern generation and checking.

#### 3.3.5 Specification 8

The properties p\_Tx\_AbortPattern and p\_Rx\_AbortPattern are verifying that the abort pattern is generated and checked correctly. p\_Tx\_AbortPattern asserts that the abort pattern is generated whenever Tx\_AbortFrame is asserted. Likewise, p\_Rx\_AbortPattern verifies that whenever we detect the abort pattern and Rx\_ValidFrame is deasserted the Rx\_AbortDetect should be generated.

```
property p_Tx_AbortPattern;

@(posedge Clk) disable iff (!Rst) $rose(Tx_AbortFrame) |-> ##4

→ abort(Tx);

endproperty

p_Rx_AbortPattern;

@(posedge Clk) disable iff (!Rst) abort(Rx) and (!Rx_ValidFrame [*7])

→ |-> ##2 $rose(Rx_AbortDetect);

endproperty

endproperty
```

Listing 6: Properties verifying the abort pattern generation and checking.

#### 3.3.6 Specification 9

The property p\_Tx\_AbortSignal verifies that Tx\_AbortedTrans is asserted after Tx\_AbortFrame has been asserted.

Listing 7: Property verifying the Abort signal behaviour when aborting frame.

#### 3.3.7 Specification 10

The property p\_Rx\_AbortSignal checks that if we are currently receiving a frame and Rx\_AbortDetect is asserted, Rx\_AbortSignal should be asserted.

Listing 8: Property verifying generation of Rx AbortSignal.

#### 3.3.8 Specification 12

The property p\_Rx\_EndOfFrame verifies that whenever Rx\_ValidFrame falls - indicating that either the frame has been received or that an error has occured - Rx\_EoF should be asserted.

```
property p_Rx_EndOfFrame;

@(posedge Clk) disable iff (!Rst) $fell(Rx_ValidFrame) |=>

→ $rose(Rx_EoF);

endproperty
```

Listing 9: Property verifying the generation of Rx EoF.

#### 3.3.9 Specification 13

The property p\_Rx\_Overflow verifies that Rx\_Overflow is asserted if we, within a single frame, receive more than 126 bytes (more than 128 including FCS bytes). This is achieved by counting how many times Rx\_NewByte is asserted.

```
property p_Rx_Overflow;

@(posedge Clk) disable iff (!Rst || !Rx_ValidFrame)

⇒ $rose(Rx_ValidFrame) ##0 ($rose(Rx_NewByte) [->129]) |=>

⇒ $rose(Rx_Overflow)

endproperty
```

Listing 10: Property verifying the generation of Rx\_Overflow when receiving more than 126 bytes.

#### 3.3.10 Specification 14

The property p\_Rx\_FrameSize verifiers that the number of bytes we receive actually matches the valud of Rx\_FrameSize when the whole frame have been received.

```
property p_Rx_FrameSize;

int bytes = 0;

@(posedge Clk) disable iff (!Rst) $rose(Rx_ValidFrame) ##0 ((##[7:9]

→ $rose(Rx_NewByte), bytes++) [*1:128]) ##5 ($rose(Rx_EoF) and

→ !Rx_FrameError) |=> Rx_FrameSize == (bytes - 2);

endproperty
```

Listing 11: Property verifying that Rx\_FrameSize matches the number of bytes received.

#### 3.3.11 Specification 15

The property p\_Rx\_Ready verifies that when Rx\_Ready is asserted that also Rx\_EoF has asserted and that we are not receiving a frame anymore.

Listing 12: Property verifying Rx Ready signalling data ready to be read.

#### 3.3.12 Specification 16

The property p\_Rx\_FCSerr verifies that whenever Rx\_FCSerr and RX\_FCSen is asserted (FCS detection enabled) that Rx\_FrameError is asserted indicating that an error has occured.

```
property p_Rx_FCSerr;

(posedge Clk) disable iff (!Rst) $rose(Rx_FCSerr) && Rx_FCSen |=>

+ $rose(Rx_FrameError);

endproperty
```

Listing 13: Property verifying Rx FrameError behavior.

#### 3.3.13 Specification 17

The property p\_Tx\_Done verifies that when no more data is available for transmission (Tx\_DataAvail falls) Tx\_Done is also asserted.

Listing 14: Property verifying the generation of Tx Done.

#### 3.3.14 Specification 18

The property p\_Tx\_Full verifies that when Tx\_Full is asserted if we receive more than 126 bytes. This is done by counting the number of times Tx\_WrBuff is asserted while reading in data. We use [\*125] since \$fell(Tx\_Done) is caused by \$rose(Tx\_WrBuff).

Listing 15: Property verifying the generation of Tx Full.

#### 3.4 Coverage

To generate the coverage report in Appendix C, we created the covergroup as shown in lines 402-483 in A. In the covergroup we create coverpoints for the data and address signals in the interface DataIn, DataOut and Address. DataIn and DataOut has a bin for each value, while Address has a bin for each valid address and uses an ignore\_bins for the remaining values. The Rx signals which are covered are Rx\_Data, Rx\_FrameSize, Rx\_ValidFrame, Rx\_AbortSignal, Rx\_Ready, Rx\_EoF, Rx\_Overflow, Rx\_FCSerr, Rx\_FrameError and Rx\_Drop. Each of them, except Rx\_Data and Rx\_FrameSize, has two bins, covering both binary values. Rx\_Data has a bin for each value (0 - 255) and Rx\_FrameSize has a bin for each value in the range [0,126] and uses ignore\_bins for the remaining values (127-255). For the Tx side we have coverpoints for the signals Tx\_Data, Tx\_FrameSize, Tx\_ValidFrame, Tx\_AbortedTrans, Tx\_Full, Tx\_Enable and Tx\_AbortFrame. These signals follows the same configuration as for their respective Rx signals.

The stimuli we created obtained a total coverage of 89%. The remaining 11% comes from the uncovered bins in DataIn, DataOut, Rx\_Data, Rx\_FrameSize, Tx\_Data and Tx\_FrameSize. It is possible to achieve 100% coverage by adding executing both Receive and Transmit more times, but with different configurations on the data size.

## A testPr hdlc.sv

```
// Title:
                     testPr\_hdlc
    // Author:
3
    // Date:
    6
7
   program testPr_hdlc(
        in_hdlc uin_hdlc
8
   );
9
10
        int TbErrorCnt;
11
^{12}
        // Addresses
13
        logic [2:0] TXSC
                          = 3'b000,
14
                       TXBUFF = 3'b001.
15
16
                       RXSC = 3'b010,
                       RXBUFF = 3'b011,
17
                       RXLEN = 3'b100;
18
19
        // Address bits
20
        logic [7:0] TXSC_FULL
21
                                     = 8'b0001_0000,
                   TXSC_ABORTEDTRANS = 8'b0000_1000,
22
                   TXSC_ABORTFRAME
                                     = 8'b0000_0100,
23
                                     = 8'b0000_0010,
                   TXSC_ENABLE
24
25
                   TXSC_DONE
                                     = 8'b0000_0001,
                   RXSC_FCSEN
                                     = 8'b0010_0000
26
                                     = 8'b0001_0000,
                   RXSC_OVERFLOW
27
                   RXSC_ABORTSIGNAL = 8'b0000_1000,
28
                   RXSC_FRAMEERROR
                                     = 8'b0000_0100,
29
30
                   RXSC_DROP
                                     = 8'b0000_0010
                   RXSC_READY
                                     = 8'b0000_0001;
31
32
        // Read masks
33
           logic [7:0] RXSC_READ_MASK = 8'b1101_1101,
34
                   TXSC_READ_MASK = 8'b1111_1001;
35
36
        // VerifyNormalReceive should verify correct value in the Rx status/control register
37
        // and that the output is correct
38
        task VerifyNormalReceive(logic [127:0][7:0] data, int Size);
39
               logic [7:0] ReadData, DataLen;
40
41
           // Wait for Rx_Ready to be asserted
42
               wait(uin_hdlc.Rx_Ready);
43
               // Assert that only Rx_Ready is set in RX_SC
45
               ReadAddress(RXSC, ReadData);
46
           // Only check RO bits
47
               ReadData = ReadData & RXSC_READ_MASK;
48
           assert (ReadData == RXSC_READY) begin
49
               $display("PASS: VerifyNormalReceive:: Rx_SC correct");
50
           end else begin
51
                   TbErrorCnt++;
52
53
                    $error("FAIL: VerifyNormalReceive:: Expected Rx_SC = 0x01, Received Rx_SC = 0x%h", ReadData);
               end
54
```

```
55
                 // Assert data length is correct
56
                 ReadAddress(RXLEN, DataLen);
57
             assert (DataLen == Size) begin
58
                 $display("PASS: VerifyNormalReceive:: Rx_Len correct");
59
             end else begin
60
                 TbErrorCnt++;
61
                 $error("FAIL: VerifyNormalReceive:: Expected Rx_Len = %0d, Received Rx_Len = %0d", Size, DataLen);
62
             end
63
             // Check content
65
66
                 for (int i = 0; i < DataLen; i++) begin
                     ReadAddress(RXBUFF, ReadData);
67
                 assert(ReadData == data[i]) begin
68
                      $display("PASS: VerifyNormalReceive:: Rx_Buff correct");
69
                 end else begin
70
                          TbErrorCnt++;
71
                          $error("FAIL: VerifyNormalReceive:: Expected Rx_Buff = 0x%h, Received Rx_Buff = 0x%h", data[i], Re
72
73
74
                 end
             endtask
75
76
             // VerifyOverflowReceive should verify correct value in the Rx status/control
77
             // register, that the data is correct and that the Rx data buffer is
         // zero after overflow.
79
80
             task VerifyOverflowReceive(logic [127:0][7:0] data, int Size);
                 logic [7:0] ReadData, DataLen;
81
82
             // Wait for Rx_Ready to be asserted
83
                 wait(uin_hdlc.Rx_Ready);
84
                  // Assert that Rx_Ready and Rx_Overflow is set
86
                 ReadAddress(RXSC, ReadData);
87
             // Only check RO bits
88
                 ReadData = ReadData & RXSC_READ_MASK;
89
                 assert (ReadData == (RXSC_OVERFLOW | RXSC_READY))
90
                 $display("PASS: VerifyOverflowReceive:: Rx_SC correct");
91
                 else begin
92
                      TbErrorCnt++:
93
                      $error("FAIL: VerifyOverflowReceive:: Expected Rx_SC = 0x11, Received Rx_SC = 0x%h", ReadData);
94
                 end
95
96
                  // Assert data length is correct
97
                 ReadAddress(RXLEN, DataLen);
98
             assert (DataLen == Size) begin
99
                 $display("PASS: VerifyOverflowReceive:: Rx_Len correct");
100
             end else begin
101
                 TbErrorCnt++;
102
103
                 $error("FAIL: VerifyOverflowReceive:: Expected Rx_Len = %0d, Received Rx_Len = %0d", Size, DataLen);
             end
104
105
             // Check content
106
                 for (int i = 0; i < DataLen; i++) begin</pre>
107
                     ReadAddress(RXBUFF, ReadData);
108
                 assert(ReadData == data[i]) begin
109
                      $display("PASS: VerifyOverflowReceive:: Rx_Buff correct");
110
```

```
end else begin
111
                          TbErrorCnt++;
112
                          $error("FAIL: VerifyOverflowReceive:: Expected Rx_Buff = 0x%h, Received Rx_Buff = 0x%h", data[i],
113
                      end
114
115
                  end
116
                  // Read a few extra bytes and check that they are invalid
117
             for (int i = 0; i < 3; i++) begin
118
                 ReadAddress(RXBUFF, ReadData);
119
                  assert(ReadData == 8'b0)
                      $display("PASS: VerifyOverflowReceive:: Rx_Buff correct");
121
122
                 else begin
                      TbErrorCnt++;
123
                      $error("FAIL: VerifyOverflowReceive:: Expected Rx_Buff = 0x00, Received Rx_Buff = 0x%h", ReadData);
124
125
                 end
             end
126
         endtask
127
128
             // VerifyAbortReceive should verify correct value in the Rx status/control
129
              // register, and that the Rx data buffer is zero after abort.
130
             task VerifyAbortReceive(logic [127:0][7:0] data, int Size);
131
                 logic [7:0] ReadData;
132
133
                  // Assert that only Rx_AbortSignal is set
                 ReadAddress(RXSC, ReadData);
135
136
              // Only check RO bits
                 ReadData = ReadData & RXSC_READ_MASK;
137
                  assert (ReadData == RXSC_ABORTSIGNAL)
138
                 $display("PASS: VerifyAbortReceive:: Rx_SC correct");
139
                 else begin
140
                      TbErrorCnt++;
                      $error("FAIL: VerifyAbortReceive:: Expected Rx_SC = 0x08, Received Rx_SC = 0x%h", ReadData);
142
                  end
143
144
                  // Assert that data is invalid
145
                 ReadAddress(RXBUFF, ReadData);
146
                 assert (ReadData == 8'b0)
147
                 $display("PASS: VerifyAbortReceive:: Rx_Buff correct");
                 else begin
149
                      TbErrorCnt++;
150
                      $error("FAIL: VerifyAbortReceive:: Expected Rx_Buff = 0x00, Received Rx_Buff = 0x%h", ReadData);
151
                  end
152
             endtask
153
154
             // VerifyDropReceive should verify that the Rx data buffer is zero
155
         // after dropping the frame.
156
             task VerifyDropReceive(logic [127:0][7:0] data, int Size);
157
                 logic [7:0] ReadData;
158
159
             // Drop the current frame
160
             WriteAddress(RXSC, RXSC_DROP);
161
162
             @(posedge uin_hdlc.Clk);
163
164
                  // Assert that Rx_Buff is invalid
165
                 ReadAddress(RXBUFF, ReadData);
166
```

```
assert (ReadData == 8'b0)
167
                 $display("PASS: VerifyDropReceive:: Rx_Buff correct", ReadData);
168
                 else begin
169
                     TbErrorCnt++;
170
171
                      $error("FAIL: VerifyDropReceive:: Expected Rx_Buff = 0x00, Received Rx_Buff = 0x%h", ReadData);
172
                 end
             endtask
173
174
             // VerifyNonByteAliquedReceive should verify correct value in the Rx status/control
175
             // register, and that the Rx data buffer is zero after Non-Byte-Alignment.
             task VerifyNonByteAlignedReceive(logic [127:0][7:0] data, int Size);
177
                 logic [7:0] ReadData;
178
179
                  // Assert that only Rx_FrameError is set
180
                 ReadAddress(RXSC, ReadData);
181
             // Only check RO bits
182
                 ReadData = ReadData & RXSC_READ_MASK;
                 assert (ReadData == RXSC_FRAMEERROR)
184
                 $display("PASS: VerifyNonByteAlignedReceive:: Rx_SX correct");
185
                 else begin
186
                     TbErrorCnt++;
187
                      $error("FAIL: VerifyNonByteAlignedReceive:: Expected Rx_SC = 0x04, Received Rx_SC = 0x%h", ReadData);
188
                 end
189
                 // Assert that Rx_Buff is invalid
191
192
                 ReadAddress(RXBUFF, ReadData);
                 assert (ReadData == 8'b0)
193
                 $display("PASS: VerifyNonByteAlignedReceive:: Rx_Buff correct", ReadData);
194
                 else begin
195
                     TbErrorCnt++;
196
                      $error("FAIL: VerifyNonByteAlignedReceive:: Expected Rx_Buff = 0x00, Received Rx_Buff = 0x%h", ReadDat
197
                 end
198
             endtask
199
200
201
             // VerifyFCSErrReceive should verify correct value in the Rx status/control
             // register, and that the Rx data buffer is zero after frameError.
202
             task VerifyFCSErrReceive(logic [127:0][7:0] data, int Size);
203
                 logic [7:0] ReadData, DataLen;
204
205
                 // Assert that only Rx_FrameError is set
206
                 ReadAddress(RXSC, ReadData);
207
                 // Only check RO bits
208
                 ReadData = ReadData & RXSC_READ_MASK;
209
                 assert (ReadData == RXSC_FRAMEERROR)
210
                 $display("PASS: VerifyFCSErrReceive:: Rx_SC correct");
211
                 else begin
212
                     TbErrorCnt++;
213
                      $error("FAIL: VerifyFCSErrReceive:: Expected Rx_SC = 0x04, Received Rx_SC = 0x%h", ReadData);
214
                 end
216
217
                 // Assert that Rx_Buff is invalid
                 ReadAddress(RXBUFF, ReadData);
218
                 assert (ReadData == 8'b0)
219
220
                 $display("PASS: VerifyFCSErrReceive:: Rx_Buff correct", ReadData);
                 else begin
221
                     TbErrorCnt++;
222
```

```
$error("FAIL: VerifyFCSErrReceive:: Expected Rx_Buff = 0x00 Received Rx_Buff = 0x%h", ReadData);
223
                 end
224
             endtask
225
226
227
         // VerifyNonAbortTransmit should verify correct output stream from Tx
         // and that CRC is correct
228
         task VerifyNonAbortTransmit(logic [128*8+204:0] fData, int Size, int FCSSize);
229
             // Using +3 as this takes potential zero insertions into consideration
230
             // floor(16/5)=3
231
             logic [15+3:0] FCSBytes,
                             FCSBytes_calc;
233
234
             logic [7:0] flag;
235
             flag = 8'b0111_1110;
236
237
             // Check flag
238
             for (int f = 0; f < 8; f++) begin
                 if (f != 0) begin
240
                      @(posedge uin_hdlc.Clk);
^{241}
242
                 end
                 assert(uin_hdlc.Tx == flag[f]) else begin
243
                      $error("FAIL: VerifyNonAbortTransmit:: Expected Tx_flag = 0b%b, Received Tx_flag = 0b%b", flag[f], uin
244
                      TbErrorCnt++;
245
                 end
247
             end
248
             // Check data
249
             for (int i = 0; i < Size; i++) begin
250
                 @(posedge uin_hdlc.Clk);
251
                      assert (fData[i] == uin_hdlc.Tx) else begin
252
                          $error("FAIL. VerifyNonAbortTransmit:: Expected Tx = 0b%b, Received Tx = 0b%b", fData[i], uin_hdlc
                          TbErrorCnt++;
254
                      end
255
             end
256
257
             // Check FCS bytes
258
             FCSBytes = '0;
259
             FCSBytes_calc = '0;
             for (int i = 0; i < FCSSize; i++) begin
261
                 @(posedge uin_hdlc.Clk) begin
262
                      FCSBytes[i] = uin_hdlc.Tx;
263
                      FCSBytes_calc[i] = fData[Size + i];
265
                 end
             end
266
             assert(FCSBytes == FCSBytes_calc) begin
                  $display("PASS: VerifyNonAbortTransmit:: FCSBytes correct");
268
             end else begin
269
                 $error("FAIL: VerifyNonAbortTransmit:: Expected FCSBytes = 0x%5h, Received FCSBytes = 0x%5h", FCSBytes_cal
270
                 TbErrorCnt++;
272
             end
273
274
             // Check flag
             for (int f = 0; f < 8; f++) begin
275
276
                 @(posedge uin_hdlc.Clk);
                      assert(uin_hdlc.Tx == flag[f]) else begin
277
                          $error("FAIL: VerifyNonAbortTransmit:: Expected Tx_flag = 0b%b, Received Tx_flag = 0b%b", flag[f],
```

```
TbErrorCnt++;
279
                      end
280
             end
281
         endtask
282
283
         // VerifyAbortTransmit should verify correct output stream from Tx
284
         // and that the abort sequence is generated and idle after that
285
         task VerifyAbortTransmit(logic [128*8+204:0] fData, int Size);
286
             // Using +3 as this takes potential zero insertions into consideration
287
              // floor(16/5)=3
             logic [15+3:0] FCSBytes,
289
290
                             FCSBytes_calc;
             logic [7:0] flag,
291
                           ReadData;
292
293
             flag = 8'b0111_1110;
294
             // Check flag
296
             for (int f = 0; f < 8; f++) begin
297
                 if (f != 0) begin
298
299
                      @(posedge uin_hdlc.Clk);
300
                 end
                 assert(uin_hdlc.Tx == flag[f]) else begin
301
                      $error("FAIL: VerifyAbortTransmit:: Expected Tx_flag = 0b%b, Received Tx_flag = 0b%b", flag[f], uin_hd
                      TbErrorCnt++:
303
304
                  end
             end
305
306
             // Check data
307
             for (int i = 0; i < Size / 2; i++) begin
308
                 @(posedge uin_hdlc.Clk);
                      assert (fData[i] == uin_hdlc.Tx) else begin
310
                          $error("FAIL: VerifyAbortTransmit:: Expected Tx = 0b%b, Received Tx = 0b%b", fData[i], uin_hdlc.Tx
311
                          TbErrorCnt++;
312
313
                      end
314
             end
315
             // Abort the frame
316
             WriteAddress(TXSC, TXSC_ABORTFRAME);
317
318
             // Wait 2 clock cycles
319
             @(posedge uin_hdlc.Clk);
320
             @(posedge uin_hdlc.Clk);
321
322
             // Check that Tx_AbortedTrans is asserted
323
             ReadAddress(TXSC, ReadData);
324
                  // Only check RO bits
325
             ReadData = ReadData & TXSC_READ_MASK;
326
             assert (ReadData == (TXSC_ABORTEDTRANS | TXSC_DONE)) begin
                 $display("PASS: VerifyAbortTransmit:: Tx_SC correct");
328
             end else begin
329
                 $error("FAIL: VerifyAbortTransmit:: Expected Tx_SC = 0x09, Received Tx_SC = 0x%h", ReadData);
330
                 TbErrorCnt++;
331
332
             end
333
             // Wait 2 clock cycles for Tx_AbortFrame to propagate
334
```

```
@(posedge uin_hdlc.Clk);
335
           @(posedge uin_hdlc.Clk);
336
337
           // Check that Tx is set back to idle
338
339
           repeat(10) begin
              @(posedge uin_hdlc.Clk);
340
                  assert (uin_hdlc.Tx == 1'b1) else begin
341
                      $error("FAIL: VerifyAbortTransmit:: Expected Tx = 0b1");
342
                      TbErrorCnt++;
343
344
                  end
           end
345
346
        endtask
347
348
349
                                      Simulation code
350
351
            352
353
        initial begin
354
              355
              $display("%t - Starting Test Program", $time);
356
               357
358
              Init();
359
360
               // Receive: Size, Abort, FCSerr, NonByteAligned, Overflow, Drop, SkipRead
361
              Receive(
                           10,
                                  0,
                                                       0,
                                                                0,
                                                                     0,
                                                                              0); // Normal
362
              Receive(
                                                                              0); // Abort
                           40,
                                  1,
                                         0,
                                                       0,
                                                                0,
                                                                     0,
363
              Receive(
                                                                              0); // Overflow
364
                          126.
                                  0,
                                         0,
                                                       0,
                                                                1,
                                                                     0,
                                                                              0); // Normal
365
              Receive(
                           45,
                                  0,
                                         0,
                                                       0,
                                                                0,
                                                                     0,
              Receive(
                          126,
                                  0,
                                         0.
                                                       0,
                                                                0.
                                                                     0,
                                                                              0); // Normal
366
                                                                     0,
                                                                              0); // Abort
              Receive(
                          122,
                                  1,
                                         0,
                                                       0,
                                                                0,
367
              Receive(
                          126,
                                  0,
                                                       0,
                                                                     0,
                                                                              0); // Overflow
                                         0.
                                                                1,
368
                                                                              0); // Normal
369
              Receive(
                           25,
                                  0,
                                         0,
                                                       0,
                                                                0,
                                                                     0,
              Receive(
                                  0,
                                                                     0,
                                                                              0); // Normal
370
                           47,
                                         0,
                                                       0,
                                                                0,
              Receive(
                           58,
                                  0,
                                         1,
                                                       0,
                                                                0,
                                                                     0,
                                                                              0); // FCSerr
371
                                                                              0); // NonByteAligned
              Receive(
                           90,
                                  0,
                                                                     0,
372
                                         0,
                                                       1,
                                                                Ο,
                                                                              0); // Drop
              Receive(
                           74,
                                  0,
                                         0,
                                                       0,
                                                                0,
                                                                     1,
373
374
              Receive(
                          101,
                                  0,
                                         0,
                                                       0,
                                                                0,
                                                                     0,
                                                                              1); // SkipRead
375
           //Transmit: Size, Abort, Overflow
376
           Transmit(
                       10,
                              0,
                                       0); // Normal
377
           Transmit(
                       122,
                                       0); // Abort
378
                              1,
           Transmit(
                      126,
                              0,
                                       1); // Overflow
379
           Transmit(
                                       0); // Normal
                       40,
                              0,
380
381
           Transmit(
                      126,
                              0,
                                       0); // Normal
           Transmit(
                       40,
                                       0); // Abort
                              1,
382
                                       1); // Overflow
383
           Transmit(
                       126,
                              0,
                                       0); // Normal
           Transmit(
                      122,
                              0,
384
           Transmit(
                                       0); // Normal
385
                       47,
                              0,
386
               387
388
              $display("%t - Finishing Test Program", $time);
               389
390
              $stop;
```

```
391
             end
392
             final begin
393
                  $display("*******************************);
394
395
                  $display("*
                  $display("* \tassertion Errors: %0d\t *", TbErrorCnt + uin_hdlc.ErrCntAssertions);
396
                  $display("*
                                                               *");
397
                  $display("*******************************);
398
             end
399
400
             // Covergroup
401
402
         covergroup hdlc_cg() @(posedge uin_hdlc.Clk);
                  Address: coverpoint uin_hdlc.Address {
403
                  bins Tx_SC = \{0\};
404
                  bins Tx_Buff = {1};
405
                  bins Rx_SC = \{2\};
406
                  bins Rx_Buff = {3};
407
                  bins Rx_Len = \{4\};
408
                  ignore_bins Invalid = {[5:7]};
409
                  }
410
411
                  DataIn: coverpoint uin_hdlc.DataIn {
                      bins DataIn[] = {[0:255]};
412
                  }
413
                  DataOut: coverpoint uin_hdlc.DataOut {
                      bins DataOut[] = {[0:255]};
415
416
                  }
                  RxData: coverpoint uin_hdlc.Rx_Data {
417
                      bins RxData[] = {[0:255]};
418
                  }
419
                  RxFrameSize: coverpoint uin_hdlc.Rx_FrameSize {
420
                      bins RxFrameSize[] = {[0:126]};
421
                  ignore_bins Invalid = {[127:255]};
422
                  }
423
                  RxValidFrame: coverpoint uin_hdlc.Rx_ValidFrame {
424
425
                      bins InvalidFrame = { 0 };
                      bins ValidFrame = { 1 };
426
427
                  RxAbortSignal: coverpoint uin_hdlc.Rx_AbortSignal {
428
                      bins Keep = { 0 };
429
                      bins Abort = { 1 };
430
431
                  RxReady: coverpoint uin_hdlc.Rx_Ready {
432
                      bins NotReady = { 0 };
433
                      bins Ready = { 1 };
434
                  }
435
                  RxEoF: coverpoint uin_hdlc.Rx_EoF {
436
                      bins NotEoF = { 0 };
437
                      bins EoF = \{ 1 \};
438
                  }
439
                  RxOverflow: coverpoint uin_hdlc.Rx_Overflow {
440
                      bins NoOverflow = { 0 };
441
                      bins Overflow = { 1 };
442
443
                  RxFCSErr: coverpoint uin_hdlc.Rx_FCSerr {
444
                      bins NoError = { 0 };
445
                      bins Error = { 1 };
446
```

```
}
447
                  RxFrameError: coverpoint uin_hdlc.Rx_FrameError {
448
                      bins NoFrameError = { 0 };
449
                      bins FrameError = { 1 };
450
451
                  }
                  RxDrop: coverpoint uin_hdlc.Rx_Drop {
452
                      bins Keep = { 0 };
453
                      bins Drop = { 1 };
454
455
              TxValidFrame: coverpoint uin_hdlc.Tx_ValidFrame {
456
                  bins InvalidFrame = { 0 };
457
                  bins ValidFrame = { 1 };
458
             }
459
              TxAbortedTrans: coverpoint uin_hdlc.Tx_AbortedTrans {
460
                  bins Kept = \{ 0 \};
461
                  bins Aborted = { 1 };
462
463
             TxData: coverpoint uin_hdlc.Tx_Data {
464
                  bins TxData[] = {[0:255]};
465
466
467
              TxFull: coverpoint uin_hdlc.Tx_Full {
                  bins NotFull = { 0 };
468
                  bins Full = { 1 };
469
470
             TxFrameSize: coverpoint uin_hdlc.Tx_FrameSize {
471
472
                  bins TxFrameSize[] = {[0:126]};
                  ignore_bins Invalid = {[127:255]};
473
              TxEnable: coverpoint uin_hdlc.Tx_Enable {
475
                  bins Disabled = { 0 };
476
                  bins Enabled = { 1 };
478
             TxAbortFrame: coverpoint uin_hdlc.Tx_AbortFrame {
479
                  bins Keep = { 0 };
480
                  bins Abort = { 1 };
481
482
             endgroup
483
484
              // Instantiate the covergroup
485
486
             hdlc_cg inst_hdlc_cg = new();
487
              task Init();
488
                  uin_hdlc.Clk
                                             1'b0;
489
                  uin_hdlc.Rst
                                             1'b0;
490
                  uin_hdlc.Address
                                         = 3'b000;
491
                  uin_hdlc.WriteEnable =
                                             1'b0;
492
493
                  uin_hdlc.ReadEnable
                                             1'b0;
                  uin_hdlc.DataIn
                                               10;
494
495
                  uin_hdlc.TxEN
                                             1'b1;
                                             1'b1;
                  uin_hdlc.Rx
496
                  uin_hdlc.RxEN
                                             1'b1;
497
498
                  TbErrorCnt = 0;
499
500
                  #1000ns;
501
                  uin_hdlc.Rst
                                           1'b1;
502
```

```
endtask
503
504
             task WriteAddress(input logic [2:0] Address, input logic [7:0] Data);
505
                  @(posedge uin_hdlc.Clk);
506
507
                      uin_hdlc.Address
                                             = Address;
                      uin_hdlc.WriteEnable = 1'b1;
508
                      uin_hdlc.DataIn
                                             = Data;
509
                  @(posedge uin_hdlc.Clk);
510
                      uin_hdlc.WriteEnable = 1'b0;
511
             endtask
513
514
             task ReadAddress(input logic [2:0] Address ,output logic [7:0] Data);
                  @(posedge uin_hdlc.Clk);
515
                      uin_hdlc.Address
                                           = Address;
516
                      uin_hdlc.ReadEnable = 1'b1;
517
                      #100ns;
518
                      Data
                                            = uin_hdlc.DataOut;
                @(posedge uin_hdlc.Clk);
520
                      uin_hdlc.ReadEnable = 1'b0;
521
             endtask
522
523
             task InsertFlagOrAbort(int flag);
524
                  @(posedge uin_hdlc.Clk);
525
                      uin_hdlc.Rx = 1'b0;
                  @(posedge uin_hdlc.Clk);
527
528
                      uin_hdlc.Rx = 1'b1;
                  @(posedge uin_hdlc.Clk);
529
                      uin_hdlc.Rx = 1'b1;
530
                  @(posedge uin_hdlc.Clk);
531
                      uin_hdlc.Rx = 1'b1;
532
                  @(posedge uin_hdlc.Clk);
                      uin_hdlc.Rx = 1'b1;
534
                  @(posedge uin_hdlc.Clk);
535
                      uin_hdlc.Rx = 1'b1;
536
537
                  @(posedge uin_hdlc.Clk);
                      uin_hdlc.Rx = 1'b1;
538
                  @(posedge uin_hdlc.Clk);
539
                      if(flag)
540
                          uin_hdlc.Rx = 1'b0;
541
542
                      else
                          uin_hdlc.Rx = 1'b1;
543
             endtask
545
             task MakeRxStimulus(logic [127:0][7:0] Data, int Size);
546
                  logic [4:0] PrevData;
                  PrevData = '0;
548
549
                  for (int i = 0; i < Size; i++) begin
                      for (int j = 0; j < 8; j++) begin
550
                          if(&PrevData) begin
551
                               @(posedge uin_hdlc.Clk);
552
                                   uin_hdlc.Rx = 1'b0;
553
                                   PrevData = PrevData >> 1;
554
                                   PrevData[4] = 1'b0;
555
556
                          end
557
                          @(posedge uin_hdlc.Clk);
```

```
uin_hdlc.Rx = Data[i][j];
559
560
                          PrevData = PrevData >> 1;
561
                          PrevData[4] = Data[i][j];
562
563
                      end
                  end
564
              endtask
565
566
         task MakeTxStimulus(input logic [127:0] [7:0] Data, input int Size, input logic [3:0] [7:0] OverflowData, input int
567
              // Write data that is actually inserted
568
             for (int i = 0; i < Size; i++) begin
569
                  WriteAddress(TXBUFF, Data[i]);
570
              end
571
572
             // Write overflow data
573
             for (int i = 0; i < OverflowSize; i++) begin</pre>
574
                  WriteAddress(TXBUFF, OverflowData[i]);
              end
576
         endtask
577
578
579
         // Flatten the 2D array of data + FCS bytes and insert zeros when 5 consequent 1's
         task ConvertToTxStream(input logic [127:0] [7:0] Data, input int Size, output logic [128*8 + 200:0] fData, output i
580
             logic [4:0] prevData;
581
             prevData = '0;
583
584
             newSize = 0;
             FCSSize = 0;
585
586
              // Insert zeros if necessary
587
             fData = '0;
588
              for (int i = 0; i < Size + 2; i++) begin
                  for (int j = 0; j < 8; j++) begin
590
                      // If 5 1's in a row
591
                      if (%prevData) begin
592
593
                          if (i <= Size) begin
                               fData[newSize] = 1'b0;
594
                              newSize++;
595
                          end else begin
                               fData[newSize + FCSSize] = 1'b0;
597
                               FCSSize++;
598
                          end
599
600
                          prevData = prevData >> 1;
601
                          prevData[4] = 1'b0;
602
603
                      end
604
605
                      if (i <= Size) begin
                          fData[newSize] = Data[i][j];
606
607
                          newSize++;
                      end else begin
608
                          fData[newSize + FCSSize] = Data[i][j];
609
                          FCSSize++;
610
                      end
611
612
                      prevData = prevData >> 1;
613
                      prevData[4] = Data[i][j];
614
```

```
615
                end
616
            end
617
        endtask
618
619
            task Receive(int Size, int Abort, int FCSerr, int NonByteAligned, int Overflow, int Drop, int SkipRead);
620
                logic [127:0] [7:0] ReceiveData;
621
                logic
                           [15:0] FCSBytes;
622
                       [2:0][7:0] OverflowData;
                logic
623
                string msg;
625
626
                if(Abort)
                   msg = "- Abort";
627
                else if(FCSerr)
628
                   msg = "- FCS error";
629
                else if(NonByteAligned)
630
                   msg = "- Non-byte aligned";
631
                else if(Overflow)
632
                   msg = "- Overflow";
633
                else if(Drop)
634
635
                   msg = "- Drop";
                else if(SkipRead)
636
                   msg = "- Skip read";
637
                else
                   msg = "- Normal";
639
640
            641
                $display("%t - Starting task Receive %s", $time, msg);
642
                643
644
                for (int i = 0; i < Size; i++) begin
645
                   ReceiveData[i] = $urandom;
646
                end
647
                ReceiveData[Size] = '0;
648
                ReceiveData[Size+1] = '0;
649
650
                //Calculate FCS bits;
651
                GenerateFCSBytes(ReceiveData, Size, FCSBytes);
652
653
654
            if (FCSerr) begin
                FCSBytes[7:0] = FCSBytes[7:0] ^ 8'b111111111;
655
                FCSBytes[15:8] = FCSBytes[15:8] ^ 8'b111111111;
656
            end
657
658
            ReceiveData[Size] = FCSBytes[7:0];
659
            ReceiveData[Size+1] = FCSBytes[15:8];
660
661
                //Enable FCS
662
                if(!Overflow && !NonByteAligned)
663
                    WriteAddress(RXSC, 8'h20);
664
665
                   WriteAddress(RXSC, 8'h00);
666
667
                //Generate stimulus
668
                InsertFlagOrAbort(1);
669
```

670

```
MakeRxStimulus(ReceiveData, Size + 2);
671
672
                  if(Overflow) begin
673
                      OverflowData[0] = 8'h44;
674
675
                      OverflowData[1] = 8'hBB;
                      OverflowData[2] = 8'hCC;
676
                      MakeRxStimulus(OverflowData, 3);
677
                  end
678
679
              if (NonByteAligned) begin
                  @(posedge uin_hdlc.Clk);
681
                      uin_hdlc.Rx = 1'b1;
682
                  @(posedge uin_hdlc.Clk);
683
                      uin_hdlc.Rx = 1'b0;
684
                  @(posedge uin_hdlc.Clk);
685
                      uin_hdlc.Rx = 1'b0;
686
              end
688
                  if(Abort) begin
689
                      InsertFlagOrAbort(0);
690
691
                  end else begin
                      InsertFlagOrAbort(1);
692
                  end
693
                  @(posedge uin_hdlc.Clk);
695
696
                      uin_hdlc.Rx = 1'b1;
697
                  repeat(8)
698
                      @(posedge uin_hdlc.Clk);
699
700
701
                  if(Abort)
                      VerifyAbortReceive(ReceiveData, Size);
702
                  else if(Overflow)
703
                      VerifyOverflowReceive(ReceiveData, Size);
704
705
                  else if(Drop)
                      VerifyDropReceive(ReceiveData, Size);
706
                  else if(FCSerr)
707
                      VerifyFCSErrReceive(ReceiveData, Size);
                  else if(NonByteAligned)
709
                      VerifyNonByteAlignedReceive(ReceiveData, Size);
                  else if(!SkipRead)
711
                      VerifyNormalReceive(ReceiveData, Size);
713
                  #5000ns;
714
             endtask
715
716
717
              task Transmit(int Size, int Abort, int Overflow);
                  logic [127:0][7:0] TransmitData;
718
                          [2:0][7:0] OverflowData;
719
                  logic
                  logic
                               [15:0] FCSBytes;
720
              logic
                         [1228:0] fData;
721
             int
                                  NewSize;
722
                                  FCSSize;
723
724
                  string msg;
725
                  if(Abort)
726
```

```
msg = "- Abort";
727
                else if(Overflow)
728
                    msg = "- Overflow";
729
                else
730
731
                    msg = "- Normal";
732
            733
                $display("%t - Starting task Transmit %s", $time, msg);
734
                735
736
            // Generate random data
737
                for (int i = 0; i < Size; i++) begin
738
                    TransmitData[i] = $urandom;
739
                end
740
            // Set FCS bytes to 0
741
            TransmitData[Size] = '0;
742
            TransmitData[Size + 1] = '0;
743
744
745
                //Calculate FCS bits;
746
747
                GenerateFCSBytes(TransmitData, Size, FCSBytes);
            // Insert the updated FCS bytes
748
                TransmitData[Size] = FCSBytes[7:0];
749
                TransmitData[Size+1]
                                      = FCSBytes[15:8];
751
752
            // Flatten data and insert zeros
            ConvertToTxStream(TransmitData, Size, fData, NewSize, FCSSize);
753
754
                if(Overflow) begin
755
                    OverflowData[0] = 8'h44;
756
                    OverflowData[1] = 8'hBB;
                    OverflowData[2] = 8'hCC;
758
                MakeTxStimulus(TransmitData, Size, OverflowData, 3);
759
            end else begin
760
761
                MakeTxStimulus(TransmitData, Size, OverflowData, 0);
762
            end
763
            // Assert that Tx_Overflow is asserted
764
            if (Overflow) begin
765
                logic [7:0] ReadData;
766
                ReadAddress(TXSC, ReadData);
767
                assert (ReadData == 8'h10) begin
768
                    $display("PASS: Tx_Overflow asserted");
769
                end else begin
770
                    $error("FAIL: Tx_Overflow not asserted");
                    TbErrorCnt++;
772
                end
773
            end
774
775
            // Start transmission
776
            WriteAddress(TXSC, 8'h02);
777
778
            // Wait for the beginning of the first flag
779
780
            @(negedge uin_hdlc.Tx);
781
                if(Abort)
782
```

```
VerifyAbortTransmit(fData, NewSize);
783
                  else
784
                      VerifyNonAbortTransmit(fData, NewSize, FCSSize);
785
786
787
              #5000ns;
788
              @(posedge uin_hdlc.Clk);
789
              uin_hdlc.Rst = 1'b0;
790
791
              repeat(100)
                  @(posedge uin_hdlc.Clk);
793
794
             uin_hdlc.Rst = 1'b1;
795
              @(posedge uin_hdlc.Clk);
796
         endtask
797
798
              task GenerateFCSBytes(logic [127:0] [7:0] data, int size, output logic [15:0] FCSBytes);
                  logic [23:0] CheckReg;
800
                  CheckReg[15:8] = data[1];
801
                  CheckReg[7:0]
                                  = data[0];
802
                  for(int i = 2; i < size+2; i++) begin
803
                      CheckReg[23:16] = data[i];
804
                      for(int j = 0; j < 8; j++) begin
805
                           if(CheckReg[0]) begin
                               CheckReg[0]
                                               = CheckReg[0] ^ 1;
807
808
                               CheckReg[1]
                                               = CheckReg[1] ^ 1;
                               CheckReg[13:2] = CheckReg[13:2];
809
                               CheckReg[14]
                                               = CheckReg[14] ^ 1;
810
                                               = CheckReg[15];
                               CheckReg[15]
811
                                               = CheckReg[16] ^1;
                               CheckReg[16]
812
                           end
813
                           CheckReg = CheckReg >> 1;
814
                      end
815
                  end
816
817
                  FCSBytes = CheckReg;
818
              endtask
819
     endprogram
820
```

## B assertions\_hdlc.sv

```
// Title:
             assertions_hdlc
   // Author:
   5
6
   /* The assertions_hdlc module is a test module containing the concurrent
7
      assertions. It is used by binding the signals of assertions_hdlc to the
8
      corresponding signals in the test_hdlc testbench. This is already done in
9
      bind_hdlc.sv
10
11
      For this exercise you will write concurrent assertions for the Rx module:
12
      - Verify that Rx_FlaqDetect is asserted two cycles after a flag is received
13
      - Verify that Rx_AbortSignal is asserted after receiving an abort flag
14
```

```
*/
15
16
    module assertions_hdlc (
17
         output int
                                     ErrCntAssertions,
18
19
         input logic
                                     Clk,
         input logic
                                     Rst,
20
         input
                logic [2:0]
                                     Address,
21
         input logic
                                     WriteEnable,
22
                                     ReadEnable,
         input
               logic
23
         input
                logic [7:0]
                                     DataIn,
24
         input
               logic [7:0]
                                     DataOut,
25
26
         input
               logic
                                     Rx,
         input logic
                                     RxEN,
27
         input logic
                                     Rx_Ready,
28
         input
               logic
                                     Rx_ValidFrame,
29
         input
                logic
                                     Rx_WrBuff,
30
31
         input
                logic
                                     Rx_EoF,
         input
               logic
                                     Rx_AbortSignal,
32
         input
                logic
                                     Rx_StartZeroDetect,
33
         input
                                     Rx_FrameError,
               logic
34
35
         input
                logic
                                     Rx_StartFCS,
         input
               logic
                                     Rx_StopFCS,
36
                                     Rx_Data,
         input
                logic [7:0]
37
         input
                logic
                                     Rx_NewByte,
38
         input logic
                                     Rx_FlagDetect,
39
40
         input
               logic
                                     Rx_AbortDetect,
         input logic
                                     RxD,
41
         input
                logic
                                     Rx_FCSerr,
42
         input
                                     Rx_FrameSize,
               logic [7:0]
43
                                     Rx_Overflow,
         input
                logic
44
45
         input
                logic [7:0]
                                     Rx_DataBuffOut,
         input
                logic
                                     Rx_FCSen,
46
                                     Rx_RdBuff,
47
         input
                logic
         input
                logic
                                     Rx_Drop,
48
49
         input
                logic
                                     Tx,
         input
               logic
                                     TxEN,
50
         input
                logic
                                     Tx_Done,
51
         input
                logic
                                     Tx_ValidFrame,
52
                                     Tx_AbortedTrans,
         input
                logic
53
                                     Tx_WriteFCS,
54
         input
               logic
         input logic
                                     Tx_InitZero,
55
                                     Tx_StartFCS,
         input
                logic
56
         input
                                     Tx_RdBuff,
               logic
57
         input
                logic
                                     Tx_NewByte,
58
         input
                logic
                                     Tx_FCSDone,
59
         input
                                     Tx_Data,
                logic [7:0]
60
61
         input
                logic
                                     Tx_Full,
         input
                logic
                                     Tx_DataAvail,
62
                                     Tx_FrameSize,
63
         input
                logic [7:0]
         input
               logic [127:0][7:0] Tx_DataArray,
64
         input
               logic [7:0]
                                     Tx_DataOutBuff,
65
                                     Tx_WrBuff,
         input
               logic
66
         input
                logic
                                     Tx_Enable,
67
                                     Tx_DataInBuff,
68
         input
               logic [7:0]
         input logic
                                     Tx_AbortFrame
69
70
    );
```

```
71
72
         initial begin
                ErrCntAssertions = 0;
73
            end
74
75
             /**************
76
77
                             Sequences
             *************
78
79
80
            sequence idle(signal);
                signal [*8];
81
82
            endsequence;
83
            sequence flag(signal);
84
                 !signal ##1 signal [*6] ##1 !signal;
85
            endsequence
86
            sequence abort(signal);
88
                 !signal ##1 signal [*7];
89
         endsequence
90
91
            sequence zero(signal);
92
                 !signal ##1 signal [*5] ##1 !signal;
93
            endsequence
94
95
96
            sequence Rx_DataZero;
             ( Rx_Data ==? 8'b111111xxx) or
97
             ( Rx_Data ==? 8'bx11111xx) or
98
             ( Rx_Data ==? 8'bxx11111x) or
99
             ( Rx_Data ==? 8'bxxx11111) or
100
101
             ((Rx_Data ==? 8'bxxxx1111) && ($past(Rx_Data, 8) ==? 8'b1xxxxxxxx)) or
             ((Rx_Data ==? 8'bxxxxx111) && ($past(Rx_Data, 8) ==? 8'b11xxxxxx)) or
102
             ((Rx_Data ==? 8'bxxxxxx11) && ($past(Rx_Data, 8) ==? 8'b111xxxxx)) or
103
             ((Rx_Data ==? 8'bxxxxxxx1) && ($past(Rx_Data, 8) ==? 8'b1111xxxx));
104
105
         endsequence
106
            sequence Tx_DataZero;
107
             ( Tx_Data ==? 8'b1111110xx) or
108
             ( Tx_Data ==? 8'bx111110x) or
109
             ( Tx_Data ==? 8'bxx111110) or
110
            ((Tx_Data ==? 8'bxxx11111) && ($past(Tx_Data, 8) ==? 8'b0xxxxxxx)) or
111
             ((Tx_Data ==? 8'bxxxx1111) && ($past(Tx_Data, 8) ==? 8'b10xxxxxx)) or
112
             ((Tx_Data ==? 8'bxxxxx111) && ($past(Tx_Data, 8) ==? 8'b110xxxxx)) or
113
             ((Tx_Data ==? 8'bxxxxxx11) && ($past(Tx_Data, 8) ==? 8'b1110xxxx)) or
114
             ((Tx_Data ==? 8'bxxxxxxx1) && ($past(Tx_Data, 8) ==? 8'b11110xxx));
115
         endsequence
116
117
             /**************
118
                             Properties
119
             *************
120
121
            // 3. Correct bits set in RX status/control register after receiving frame.
122
            property p_Rx_Status;
123
124
                @(posedge Clk) disable iff(!Rst) $rose(Rx_EoF) |->
                        if (Rx_FrameError)
125
                                !Rx_Ready && !Rx_Overflow && !Rx_AbortSignal && Rx_FrameError
126
```

```
else if (Rx_AbortSignal && Rx_Overflow)
127
                                   Rx_Ready && Rx_Overflow && Rx_AbortSignal && Rx_FrameError
128
                          else if (Rx_AbortSignal)
                                   Rx_Ready && !Rx_Overflow && Rx_AbortSignal && !Rx_FrameError
130
                          else if (Rx_Overflow)
131
                                   Rx_Ready && Rx_Overflow && !Rx_AbortSignal && !Rx_FrameError
132
                          else
133
                                   Rx_Ready && !Rx_Overflow && !Rx_AbortSignal && !Rx_FrameError
134
         endproperty
135
             // 5. Start and end of frame pattern generation.
137
             property p_Tx_FramePattern;
138
                 @(posedge Clk) disable iff (!Rst) !$stable(Tx_ValidFrame) ##0 $past(!Tx_AbortFrame, 2) |-> ##[1:2] flag(Tx_AbortFrame, 2) |->
139
             endproperty
140
141
             property p_Rx_FramePattern;
142
                 @(posedge Clk) flag(Rx) |-> ##2 Rx_FlagDetect;
             endproperty
144
145
             // 6. Zero insertion and removal of transparent transmission.
146
147
             property p_Tx_InsertZero;
             @(posedge Clk) disable iff (!Rst || !Tx_ValidFrame) $rose(Tx_NewByte) ##0 Tx_DataZero |-> ##[13:22] zero(Tx);
148
             endproperty
149
151
             property p_Rx_RemoveZero;
152
                 @(posedge Clk) disable iff (!Rst) (zero(Rx) and Rx_ValidFrame [*6]) |-> ##[9:17] Rx_NewByte ##1 Rx_DataZer
             endproperty
153
154
             // 7. Idle pattern generation and checking
155
             property p_Tx_IdlePattern;
156
                 @(posedge Clk) disable iff (!Rst) !Tx_ValidFrame && Tx_FrameSize == 8'b0 |-> idle(Tx);
             endproperty
158
159
             property p_Rx_IdlePattern;
160
161
                    @(posedge Clk) disable iff (!Rst) idle(Rx) |=> !Rx_FlagDetect;
162
             endproperty
163
             // 8. Abort pattern generation and checking.
164
             property p_Tx_AbortPattern;
165
                 @(posedge Clk) disable iff (!Rst) $rose(Tx_AbortFrame) |-> ##4 abort(Tx);
166
             endproperty
167
168
             property p_Rx_AbortPattern;
169
                 @(posedge Clk) disable iff (!Rst) abort(Rx) and (!Rx_ValidFrame [*7]) |-> ##2 $rose(Rx_AbortDetect);
170
             endproperty
171
172
             // 9. When aborting frame during transmission, Tx_AbortedTrans should be asserted
173
             property p_Tx_AbortSignal;
174
175
                 @(posedge Clk) disable iff (!Rst) $rose(Tx_AbortFrame) && Tx_DataAvail ##1 $fell(Tx_AbortFrame) |=> $rose
             endproperty
176
177
             // 10. Abort pattern detected during valid frame should generate Rx_AbortSignal
178
             property p_Rx_AbortSignal;
179
                 @(posedge Clk) disable iff (!Rst) Rx_ValidFrame && Rx_AbortDetect |=> Rx_AbortSignal;
180
             endproperty
181
```

182

```
// 12. When a whole RX frame has been received, check if end of frame is generated
183
             property p_Rx_EndOfFrame;
184
                 @(posedge Clk) disable iff (!Rst) $fell(Rx_ValidFrame) |=> $rose(Rx_EoF);
185
             endproperty
186
187
             // 13. When receiving more than 128 bytes, Rx_Overflow should be asserted
188
             property p_Rx_Overflow;
189
                 @(posedge Clk) disable iff (!Rst || !Rx_ValidFrame) $rose(Rx_ValidFrame) ##0 ($rose(Rx_NewByte) [->129])
190
             endproperty
191
         // 14. Rx_FrameSize should equal the number of bytes received in a frame.
193
194
             property p_Rx_FrameSize;
                 int bytes = 0;
195
                 @(posedge Clk) disable iff (!Rst) $rose(Rx_ValidFrame) ##0 ((##[7:9] $rose(Rx_NewByte), bytes++) [*1:128])
196
             endproperty
197
198
             // 15. Rx_Ready should indicate byte(s) in RX Buffer is ready to be read
             property p_Rx_Ready;
200
                 @(posedge Clk) disable iff (!Rst) $rose(Rx_Ready) |-> $rose(Rx_EoF) and !Rx_ValidFrame;
201
             endproperty
202
203
             // 16. Non-byte aligned data or errors in FCS checking should result in frame error
204
             property p_Rx_FCSerr;
205
                 @(posedge Clk) disable iff (!Rst) $rose(Rx_FCSerr) && Rx_FCSer |=> $rose(Rx_FrameError);
             endproperty
207
208
         // 17. Tx_Done should be asserted when entire TX buffer has been read for transmission
209
             property p_Tx_Done;
210
                 @(posedge Clk) disable iff (!Rst) $fell(Tx_DataAvail) |-> $past(Tx_Done, 1);
211
             endproperty
212
213
             // 18. Tx_Full should be asserted after writing 126 or more bytes to the TX buffer (overflow)
214
             property p_Tx_Full;
215
             @(posedge Clk) disable iff (!Rst) $fell(Tx_Done) ##0 (($rose(Tx_WrBuff) [->1]) [*125]) ##0 !Tx_Done |=> Tx_Ful
216
217
             endproperty
218
219
                              Assertions
220
             ****************
221
222
             Rx_Status_Assert : assert property (p_Rx_Status) begin
223
                 $display("PASS: Rx_SC correct");
             end else begin
225
                     $error("FAIL: Rx_SC incorrect");
226
                     ErrCntAssertions++;
227
             end
228
229
             Tx_FramePattern_Assert : assert property (p_Tx_FramePattern) begin
230
                 $display("PASS: Flag sent");
             end else begin
232
                 $error("FAIL: Flag not sent");
233
234
                 ErrCntAssertions++;
             end
235
236
             Rx_FramePattern_Assert : assert property (p_Rx_FramePattern) begin
237
                 $display("PASS: Flag received");
238
```

```
end else begin
239
                 $error("FAIL: Flag not received");
240
                 ErrCntAssertions++;
241
             end
242
243
             Tx_InsertZero_Assert : assert property (p_Tx_InsertZero) begin
244
                 $display("PASS: Zero inserted");
245
             end else begin
^{246}
                 $error("FAIL: Zero not inserted");
247
                 ErrCntAssertions++;
             end
249
250
             Rx_RemoveZero_Assert : assert property (p_Rx_RemoveZero) begin
251
             $display("PASS: Zero removed");
252
             end else begin
253
             $error("FAIL: Zero not removed");
254
                 ErrCntAssertions++;
             end
256
257
             Tx_IdlePattern_Assert : assert property (p_Tx_IdlePattern) else begin
258
259
                 $error("FAIL: Idle pattern not transmitted");
                 ErrCntAssertions++;
260
             end
261
262
             Rx_IdlePattern_Assert : assert property (p_Rx_IdlePattern) else begin
263
264
                 $error("FAIL: Idle pattern not received");
                 ErrCntAssertions++;
265
             end
266
267
             Tx_AbortPattern_Assert : assert property (p_Tx_AbortPattern) begin
268
                  $display("PASS: Abort transmitted");
             end else begin
270
                 $error("FAIL: Abort not transmitted");
271
                 ErrCntAssertions++;
272
273
             end
274
             Rx_AbortPattern_Assert : assert property (p_Rx_AbortPattern) begin
275
                 $display("PASS: Abort received");
276
             end else begin
277
                 $error("FAIL: Abort not received");
278
                 ErrCntAssertions++;
279
             end
281
             Tx_AbortSignal_Assert : assert property (p_Tx_AbortSignal) begin
282
                  $display("PASS: Tx_AbortedTrans asserted");
             end else begin
284
                 $error("FAIL: Tx_AbortedTrans not asserted");
285
                 ErrCntAssertions++;
286
             end
288
             Rx_AbortSignal_Assert : assert property (p_Rx_AbortSignal) begin
289
                 $display("PASS: Rx_AbortSignal asserted");
290
             end else begin
291
292
                 $error("FAIL: Rx_AbortSignal not asserted");
                 ErrCntAssertions++;
293
294
             end
```

```
295
             Rx_EoF_Assert : assert property (p_Rx_EndOfFrame) begin
296
                 $display("PASS: Rx_EoF asserted");
297
             end else begin
298
299
                 $error("FAIL: Rx_EoF not asserted");
                 ErrCntAssertions++;
300
             end
301
302
             Rx_Overflow_Assert : assert property (p_Rx_Overflow) begin
303
                 $display("PASS: Rx_Overflow asserted");
         end else begin
305
                 $error("FAIL: Rx_Overflow not asserted");
306
                 ErrCntAssertions++;
307
             end
308
309
             Rx_FrameSize_Assert : assert property (p_Rx_FrameSize) begin
310
                 $display("PASS: Rx_FrameSize correct");
             end else begin
312
                 $error("FAIL: Rx_FrameSize incorrect");
313
                 ErrCntAssertions++;
314
315
             end
316
             Rx_Ready_Assert : assert property (p_Rx_Ready) begin
317
                 $display("PASS: Data ready");
             end else begin
319
320
                 $error("FAIL: Data not ready");
                 ErrCntAssertions++;
321
             end
322
323
             Rx_FCSerr_Assert : assert property (p_Rx_FCSerr) begin
324
325
                 $display("PASS: Rx_FrameError asserted");
             end else begin
326
                 $error("FAIL: Rx_FrameError not asserted");
327
                 ErrCntAssertions++;
328
329
             end
330
             Tx_Done_Assert : assert property (p_Tx_Done) begin
331
                 $display("PASS: Tx_Done asserted");
332
             end else begin
333
334
                 $error("FAIL: Tx_Done not asserted");
                 ErrCntAssertions++;
335
             end
336
337
             Tx_Full_Assert : assert property (p_Tx_Full) begin
338
                 $display("PASS: Tx_Full asserted");
339
             end else begin
340
                 $error("FAIL: Tx_Full not asserted");
341
                 ErrCntAssertions++;
342
343
             end
344
     endmodule
345
```

# C Coverage Report

## COVERGROUP COVERAGE:

| Covergroup                        | Metric        | Goal | Status    |
|-----------------------------------|---------------|------|-----------|
| TYPE /test_hdlc/u_testPr/hdlc_cg  | <br>89.0%     | 100  | Uncovered |
| covered/total bins:               | 991           | 1309 |           |
| missing/total bins:               | 318           | 1309 |           |
| % Hit:                            | 75. <b>7%</b> | 100  |           |
| Coverpoint hdlc_cg::Address       | 100.0%        | 100  | Covered   |
| covered/total bins:               | 5             | 5    |           |
| missing/total bins:               | 0             | 5    |           |
| % Hit:                            | 100.0%        | 100  |           |
| Coverpoint hdlc_cg::DataIn        | 92.1%         | 100  | Uncovered |
| covered/total bins:               | 236           | 256  |           |
| missing/total bins:               | 20            | 256  |           |
| % Hit:                            | 92.1%         | 100  |           |
| Coverpoint hdlc_cg::DataOut       | 87.8%         | 100  | Uncovered |
| covered/total bins:               | 225           | 256  |           |
| missing/total bins:               | 31            | 256  |           |
| % Hit:                            | 87.8%         | 100  |           |
| Coverpoint hdlc_cg::RxData        | 98.0%         | 100  | Uncovered |
| covered/total bins:               | 251           | 256  |           |
| missing/total bins:               | 5             | 256  |           |
| % Hit:                            | 98.0%         | 100  |           |
| Coverpoint hdlc_cg::RxFrameSize   | 7.8%          | 100  | Uncovered |
| covered/total bins:               | 10            | 127  |           |
| missing/total bins:               | 117           | 127  |           |
| % Hit:                            | 7.8%          | 100  |           |
| Coverpoint hdlc_cg::RxValidFrame  | 100.0%        | 100  | Covered   |
| covered/total bins:               | 2             | 2    |           |
| missing/total bins:               | 0             | 2    |           |
| % Hit:                            | 100.0%        | 100  |           |
| Coverpoint hdlc_cg::RxAbortSignal | 100.0%        | 100  | Covered   |
| covered/total bins:               | 2             | 2    |           |
| missing/total bins:               | 0             | 2    |           |
| % Hit:                            | 100.0%        | 100  |           |
| Coverpoint hdlc_cg::RxReady       | 100.0%        | 100  | Covered   |
| covered/total bins:               | 2             | 2    |           |
| missing/total bins:               | 0             | 2    |           |
| % Hit:                            | 100.0%        | 100  |           |
| Coverpoint hdlc_cg::RxEoF         | 100.0%        | 100  | Covered   |
| covered/total bins:               | 2             | 2    |           |
| missing/total bins:               | 0             | 2    |           |
| % Hit:                            | 100.0%        | 100  |           |
| Coverpoint hdlc_cg::RxOverflow    | 100.0%        | 100  | Covered   |
| covered/total bins:               | 2             | 2    |           |
| missing/total bins:               | 0             | 2    |           |
| m1551m6, 555a1 51m5.              | Ŭ             | _    |           |

| % Hit:                                           | 100.0%        | 100  |              |
|--------------------------------------------------|---------------|------|--------------|
| Coverpoint hdlc_cg::RxFCSErr                     | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::RxFrameError                 | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::RxDrop                       | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::TxValidFrame                 | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::TxAbortedTrans               | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::TxData                       | 90.6%         | 100  | Uncovered    |
| covered/total bins:                              | 232           | 256  |              |
| missing/total bins:                              | 24            | 256  |              |
| % Hit:                                           | 90.6%         | 100  |              |
| Coverpoint hdlc_cg::TxFull                       | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::TxFrameSize                  | 4.7%          | 100  | Uncovered    |
| covered/total bins:                              | 6             | 127  |              |
| missing/total bins:                              | 121           | 127  |              |
| % Hit:                                           | 4.7%          | 100  |              |
| Coverpoint hdlc_cg::TxEnable                     | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Coverpoint hdlc_cg::TxAbortFrame                 | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 2             | 2    |              |
| missing/total bins:                              | 0             | 2    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| Covergroup instance \/test_hdlc/u_testPr/inst_hd |               |      |              |
| V                                                | 89.0%         | 100  | Uncovered    |
| covered/total bins:                              | 991           | 1309 |              |
| missing/total bins:                              | 318           | 1309 |              |
| % Hit:                                           | 75. <b>7%</b> | 100  |              |
| Coverpoint Address                               | 100.0%        | 100  | Covered      |
| covered/total bins:                              | 5             | 5    | <del> </del> |
| missing/total bins:                              | 0             | 5    |              |
| % Hit:                                           | 100.0%        | 100  |              |
| /0 1110.                                         | ±00.0/0       | 100  |              |

| ignore_bin Invalid  | 0     |     | ZERO      |
|---------------------|-------|-----|-----------|
| bin Tx_SC           | 13116 | 1   | Covered   |
| bin Tx_Buff         | 1530  | 1   | Covered   |
| bin Rx_SC           | 8685  | 1   | Covered   |
| bin Rx_Buff         | 1152  | 1   | Covered   |
| bin Rx_Len          | 14    | 1   | Covered   |
| Coverpoint DataIn   | 92.1% | 100 | Uncovered |
| covered/total bins: | 236   | 256 |           |
| missing/total bins: | 20    | 256 |           |
| % Hit:              | 92.1% | 100 |           |
| bin DataIn[0]       | 3523  | 1   | Covered   |
| bin DataIn[1]       | 4     | 1   | Covered   |
| bin DataIn[2]       | 12874 | 1   | Covered   |
| bin DataIn[3]       | 12    | 1   | Covered   |
| bin DataIn[4]       | 264   | 1   | Covered   |
| bin DataIn[5]       | 0     | 1   | ZERO      |
| bin DataIn[6]       | 2     | 1   | Covered   |
| bin DataIn[7]       | 2     | 1   | Covered   |
| bin DataIn[8]       | 2     | 1   | Covered   |
| bin DataIn[9]       | 6     | 1   | Covered   |
| bin DataIn[10]      | 4     | 1   | Covered   |
| bin DataIn[11]      | 4     | 1   | Covered   |
| bin DataIn[12]      | 0     | 1   | ZERO      |
| bin DataIn[13]      | 6     | 1   | Covered   |
| bin DataIn[14]      | 14    | 1   | Covered   |
| bin DataIn[15]      | 4     | 1   | Covered   |
| bin DataIn[16]      | 2     | 1   | Covered   |
| bin DataIn[17]      | 4     | 1   | Covered   |
| bin DataIn[18]      | 4     | 1   | Covered   |
| bin DataIn[19]      | 14    | 1   | Covered   |
| bin DataIn[20]      | 2     | 1   | Covered   |
| bin DataIn[21]      | 10    | 1   | Covered   |
| bin DataIn[22]      | 0     | 1   | ZERO      |
| bin DataIn[23]      | 10    | 1   | Covered   |
| bin DataIn[24]      | 0     | 1   | ZERO      |
| bin DataIn[25]      | 0     | 1   | ZERO      |
| bin DataIn[26]      | 2     | 1   | Covered   |
| bin DataIn[27]      | 6     | 1   | Covered   |
| bin DataIn[28]      | 8     | 1   | Covered   |
| bin DataIn[29]      | 14    | 1   | Covered   |
| bin DataIn[30]      | 4     | 1   | Covered   |
| bin DataIn[31]      | 0     | 1   | ZERO      |
| bin DataIn[32]      | 6326  | 1   | Covered   |
| bin DataIn[33]      | 10    | 1   | Covered   |
| bin DataIn[34]      | 10    | 1   | Covered   |
| bin DataIn[35]      | 4     | 1   | Covered   |
| bin DataIn[36]      | 8     | 1   | Covered   |
| bin DataIn[37]      | 6     | 1   | Covered   |
| bin DataIn[38]      | 8     | 1   | Covered   |
| bin DataIn[39]      | 6     | 1   | Covered   |
|                     |       |     |           |

| bin DataIn[40] | 2  | 1 | Covered |
|----------------|----|---|---------|
| bin DataIn[41] | 0  | 1 | ZERO    |
| bin DataIn[42] | 2  | 1 | Covered |
| bin DataIn[43] | 8  | 1 | Covered |
| bin DataIn[44] | 8  | 1 | Covered |
| bin DataIn[45] | 2  | 1 | Covered |
| bin DataIn[46] | 8  | 1 | Covered |
| bin DataIn[47] | 6  | 1 | Covered |
| bin DataIn[48] | 8  | 1 | Covered |
| bin DataIn[49] | 4  | 1 | Covered |
| bin DataIn[50] | 2  | 1 | Covered |
| bin DataIn[51] | 8  | 1 | Covered |
| bin DataIn[52] | 0  | 1 | ZERO    |
| bin DataIn[53] | 6  | 1 | Covered |
| bin DataIn[54] | 4  | 1 | Covered |
| bin DataIn[55] | 4  | 1 | Covered |
| bin DataIn[56] | 4  | 1 | Covered |
| bin DataIn[57] | 2  | 1 | Covered |
| bin DataIn[58] | 2  | 1 | Covered |
| bin DataIn[59] | 6  | 1 | Covered |
| bin DataIn[60] | 10 | 1 | Covered |
| bin DataIn[61] | 4  | 1 | Covered |
| bin DataIn[62] | 10 | 1 | Covered |
| bin DataIn[63] | 6  | 1 | Covered |
| bin DataIn[64] | 2  | 1 | Covered |
| bin DataIn[65] | 8  | 1 | Covered |
| bin DataIn[66] | 10 | 1 | Covered |
| bin DataIn[67] | 4  | 1 | Covered |
| bin DataIn[68] | 12 | 1 | Covered |
| bin DataIn[69] | 2  | 1 | Covered |
| bin DataIn[70] | 16 | 1 | Covered |
| bin DataIn[71] | 4  | 1 | Covered |
| bin DataIn[72] | 2  | 1 | Covered |
| bin DataIn[73] | 6  | 1 | Covered |
| bin DataIn[74] | 4  | 1 | Covered |
| bin DataIn[75] | 10 | 1 | Covered |
| bin DataIn[76] | 4  | 1 | Covered |
| bin DataIn[77] | 12 | 1 | Covered |
| bin DataIn[78] | 6  | 1 | Covered |
| bin DataIn[79] | 2  | 1 | Covered |
| bin DataIn[80] | 10 | 1 | Covered |
| bin DataIn[81] | 10 | 1 | Covered |
| bin DataIn[82] | 8  | 1 | Covered |
| bin DataIn[83] | 10 | 1 | Covered |
| bin DataIn[84] | 8  | 1 | Covered |
| bin DataIn[85] | 0  | 1 | ZERO    |
| bin DataIn[86] | 2  | 1 | Covered |
| bin DataIn[87] | 8  | 1 | Covered |
| bin DataIn[88] | 10 | 1 | Covered |
| bin DataIn[89] | 6  | 1 | Covered |
|                | -  | • |         |

| bin DataIn[90]  | 8  | 1 | Covered |
|-----------------|----|---|---------|
| bin DataIn[91]  | 10 | 1 | Covered |
| bin DataIn[92]  | 4  | 1 | Covered |
| bin DataIn[93]  | 4  | 1 | Covered |
| bin DataIn[94]  | 10 | 1 | Covered |
| bin DataIn[95]  | 8  | 1 | Covered |
| bin DataIn[96]  | 8  | 1 | Covered |
| bin DataIn[97]  | 6  | 1 | Covered |
| bin DataIn[98]  | 2  | 1 | Covered |
| bin DataIn[99]  | 6  | 1 | Covered |
| bin DataIn[100] | 6  | 1 | Covered |
| bin DataIn[101] | 2  | 1 | Covered |
| bin DataIn[102] | 4  | 1 | Covered |
| bin DataIn[103] | 2  | 1 | Covered |
| bin DataIn[104] | 4  | 1 | Covered |
| bin DataIn[105] | 6  | 1 | Covered |
| bin DataIn[106] | 0  | 1 | ZERO    |
| bin DataIn[107] | 6  | 1 | Covered |
| bin DataIn[108] | 4  | 1 | Covered |
| bin DataIn[109] | 8  | 1 | Covered |
| bin DataIn[110] | 4  | 1 | Covered |
| bin DataIn[111] | 4  | 1 | Covered |
| bin DataIn[112] | 2  | 1 | Covered |
| bin DataIn[113] | 0  | 1 | ZERO    |
| bin DataIn[114] | 8  | 1 | Covered |
| bin DataIn[115] | 10 | 1 | Covered |
| bin DataIn[116] | 2  | 1 | Covered |
| bin DataIn[117] | 6  | 1 | Covered |
| bin DataIn[118] | 10 | 1 | Covered |
| bin DataIn[119] | 10 | 1 | Covered |
| bin DataIn[120] | 6  | 1 | Covered |
| bin DataIn[121] | 6  | 1 | Covered |
| bin DataIn[122] | 4  | 1 | Covered |
| bin DataIn[123] | 4  | 1 | Covered |
| bin DataIn[124] | 2  | 1 | Covered |
| bin DataIn[125] | 8  | 1 | Covered |
| bin DataIn[126] | 6  | 1 | Covered |
| bin DataIn[127] | 0  | 1 | ZERO    |
| bin DataIn[128] | 8  | 1 | Covered |
| bin DataIn[129] | 2  | 1 | Covered |
| bin DataIn[130] | 4  | 1 | Covered |
| bin DataIn[131] | 10 | 1 | Covered |
| bin DataIn[132] | 6  | 1 | Covered |
| bin DataIn[133] | 4  | 1 | Covered |
| bin DataIn[134] | 4  | 1 | Covered |
| bin DataIn[135] | 8  | 1 | Covered |
| bin DataIn[136] | 4  | 1 | Covered |
| bin DataIn[137] | 6  | 1 | Covered |
| bin DataIn[138] | 6  | 1 | Covered |
| bin DataIn[139] | 4  | 1 | Covered |
|                 |    |   |         |

| bin | DataIn[140]             | 8  | 1 | Covered |
|-----|-------------------------|----|---|---------|
| bin | DataIn[141]             | 4  | 1 | Covered |
| bin | DataIn[142]             | 4  | 1 | Covered |
| bin | DataIn[143]             | 2  | 1 | Covered |
| bin | DataIn[144]             | 18 | 1 | Covered |
| bin | DataIn[145]             | 4  | 1 | Covered |
| bin | DataIn[146]             | 8  | 1 | Covered |
| bin | DataIn[147]             | 14 | 1 | Covered |
| bin | DataIn[148]             | 6  | 1 | Covered |
| bin | DataIn[149]             | 12 | 1 | Covered |
| bin | DataIn[150]             | 16 | 1 | Covered |
| bin | DataIn[151]             | 6  | 1 | Covered |
| bin | DataIn[152]             | 8  | 1 | Covered |
| bin | DataIn[153]             | 4  | 1 | Covered |
|     | DataIn[154]             | 6  | 1 | Covered |
|     | DataIn[155]             | 2  | 1 | Covered |
|     | DataIn[156]             | 14 | 1 | Covered |
|     | DataIn[157]             | 10 | 1 | Covered |
|     | DataIn[158]             | 8  | 1 | Covered |
|     | DataIn[159]             | 8  | 1 | Covered |
|     | DataIn[160]             | 12 | 1 | Covered |
|     | DataIn[161]             | 8  | 1 | Covered |
|     | DataIn[162]             | 4  | 1 | Covered |
|     | DataIn[163]             | 2  | 1 | Covered |
|     | DataIn[164]             | 6  | 1 | Covered |
|     | DataIn[164]             | 0  | 1 | ZERO    |
|     | DataIn[166]             | 4  | 1 | Covered |
|     | DataIn[160] DataIn[167] | 8  | 1 | Covered |
|     | DataIn[167] DataIn[168] | 6  | 1 | Covered |
|     | DataIn[168]             | 4  | 1 | Covered |
|     | DataIn[109] DataIn[170] | 4  | 1 | Covered |
|     | DataIn[170] DataIn[171] | 8  |   |         |
|     |                         |    | 1 | Covered |
|     | DataIn[172]             | 12 | 1 | Covered |
|     | DataIn[173]             | 12 | 1 | Covered |
|     | DataIn[174]             | 8  | 1 | Covered |
|     | DataIn[175]             | 2  | 1 | Covered |
|     | DataIn[176]             | 6  | 1 | Covered |
|     | DataIn[177]             | 6  | 1 | Covered |
|     | DataIn[178]             | 8  | 1 | Covered |
|     | DataIn[179]             | 8  | 1 | Covered |
|     | DataIn[180]             | 10 | 1 | Covered |
|     | DataIn[181]             | 10 | 1 | Covered |
|     | DataIn[182]             | 8  | 1 | Covered |
|     | DataIn[183]             | 8  | 1 | Covered |
|     | DataIn[184]             | 10 | 1 | Covered |
|     | DataIn[185]             | 6  | 1 | Covered |
|     | DataIn[186]             | 12 | 1 | Covered |
|     | DataIn[187]             | 10 | 1 | Covered |
|     | DataIn[188]             | 10 | 1 | Covered |
| bin | DataIn[189]             | 8  | 1 | Covered |
|     |                         |    |   |         |

| bin DataIn[190]                    | 8  | 1 | Covered            |
|------------------------------------|----|---|--------------------|
| bin DataIn[191]                    | 8  | 1 | Covered            |
| bin DataIn[192]                    | 6  | 1 | Covered            |
| bin DataIn[193]                    | 2  | 1 | Covered            |
| bin DataIn[194]                    | 0  | 1 | ZERO               |
| bin DataIn[195]                    | 4  | 1 | Covered            |
| bin DataIn[196]                    | 8  | 1 | Covered            |
| bin DataIn[197]                    | 6  | 1 | Covered            |
| bin DataIn[198]                    | 10 | 1 | Covered            |
| bin DataIn[199]                    | 8  | 1 | Covered            |
| bin DataIn[200]                    | 6  | 1 | Covered            |
| bin DataIn[201]                    | 2  | 1 | Covered            |
| bin DataIn[202]                    | 4  | 1 | Covered            |
| bin DataIn[203]                    | 8  | 1 | Covered            |
| bin DataIn[204]                    | 8  | 1 | Covered            |
| bin DataIn[205]                    | 6  | 1 | Covered            |
| bin DataIn[206]                    | 12 | 1 | Covered            |
| bin DataIn[207]                    | 4  | 1 | Covered            |
| bin DataIn[208]                    | 6  | 1 | Covered            |
| bin DataIn[209]                    | 10 | 1 | Covered            |
| bin DataIn[210]                    | 8  | 1 | Covered            |
| bin DataIn[211]                    | 10 | 1 | Covered            |
| bin DataIn[212]                    | 12 | 1 | Covered            |
| bin DataIn[213]                    | 0  | 1 | ZERO               |
| bin DataIn[214]                    | 0  | 1 | ZERO               |
| bin DataIn[215]                    | 8  | 1 | Covered            |
| bin DataIn[216]                    | 8  | 1 | Covered            |
| bin DataIn[217]                    | 10 | 1 | Covered            |
| bin DataIn[218]                    | 2  | 1 | Covered            |
| bin DataIn[219]                    | 2  | 1 | Covered            |
| bin DataIn[220]                    | 6  | 1 | Covered            |
| bin DataIn[221]                    | 4  | 1 | Covered            |
| bin DataIn[222]                    | 4  | 1 | Covered            |
| bin DataIn[223]                    | 8  | 1 | Covered            |
| bin DataIn[224]                    | 6  | 1 | Covered            |
| bin DataIn[224] bin DataIn[225]    | 8  | 1 | Covered            |
| bin DataIn[226]                    | 4  | 1 | Covered            |
| bin DataIn[220]                    | 8  | 1 | Covered            |
| bin DataIn[228]                    | 4  | 1 | Covered            |
| bin DataIn[229]                    | 0  | 1 | ZERO               |
| bin DataIn[229] bin DataIn[230]    | 10 | 1 | Covered            |
| bin DataIn[230] bin DataIn[231]    | 4  | 1 | Covered            |
| bin DataIn[231] bin DataIn[232]    |    | 1 |                    |
| bin DataIn[232]<br>bin DataIn[233] | 4  | 1 | Covered<br>Covered |
| bin DataIn[233]<br>bin DataIn[234] | 2  | 1 | Covered            |
| bin DataIn[234]<br>bin DataIn[235] | 4  | 1 | Covered            |
| bin DataIn[236]<br>bin DataIn[236] |    |   |                    |
|                                    | 14 | 1 | Covered            |
| bin DataIn[237]                    | 2  | 1 | Covered            |
| bin DataIn[238]                    | 2  | 1 | Covered            |
| bin DataIn[239]                    | 0  | 1 | ZERO               |
|                                    |    |   |                    |

| bin DataIn[240]     | 0     | 1   | ZERO      |
|---------------------|-------|-----|-----------|
| bin DataIn[241]     | 4     | 1   | Covered   |
| bin DataIn[242]     | 0     | 1   | ZERO      |
| bin DataIn[243]     | 10    | 1   | Covered   |
| bin DataIn[244]     | 8     | 1   | Covered   |
| bin DataIn[245]     | 8     | 1   | Covered   |
| bin DataIn[246]     | 4     | 1   | Covered   |
| bin DataIn[247]     | 2     | 1   | Covered   |
| bin DataIn[248]     | 8     | 1   | Covered   |
| bin DataIn[249]     | 10    | 1   | Covered   |
| bin DataIn[250]     | 8     | 1   | Covered   |
| bin DataIn[251]     | 8     | 1   | Covered   |
| bin DataIn[252]     | 8     | 1   | Covered   |
| bin DataIn[253]     | 2     | 1   | Covered   |
| bin DataIn[254]     | 6     | 1   | Covered   |
| bin DataIn[255]     | 6     | 1   | Covered   |
| Coverpoint DataOut  | 87.8% | 100 | Uncovered |
| covered/total bins: | 225   | 256 |           |
| missing/total bins: | 31    | 256 |           |
| % Hit:              | 87.8% | 100 |           |
| bin DataOut[0]      | 23972 | 1   | Covered   |
| bin DataOut[1]      | 4     | 1   | Covered   |
| bin DataOut[2]      | 1     | 1   | Covered   |
| bin DataOut[3]      | 1     | 1   | Covered   |
| bin DataOut[4]      | 5     | 1   | Covered   |
| bin DataOut[5]      | 1     | 1   | Covered   |
| bin DataOut[6]      | 2     | 1   | Covered   |
| bin DataOut[7]      | 0     | 1   | ZERO      |
| bin DataOut[8]      | 1     | 1   | Covered   |
| bin DataOut[9]      | 4     | 1   | Covered   |
| bin DataOut[10]     | 5     | 1   | Covered   |
| bin DataOut[11]     | 3     | 1   | Covered   |
| bin DataOut[12]     | 0     | 1   | ZERO      |
| bin DataOut[13]     | 2     | 1   | Covered   |
| bin DataOut[14]     | 1     | 1   | Covered   |
| bin DataOut[15]     | 4     | 1   | Covered   |
| bin DataOut[16]     | 4     | 1   | Covered   |
| bin DataOut[17]     | 4     | 1   | Covered   |
| bin DataOut[18]     | 1     | 1   | Covered   |
| bin DataOut[19]     | 2     | 1   | Covered   |
| bin DataOut[20]     | 1     | 1   | Covered   |
| bin DataOut[21]     | 3     | 1   | Covered   |
| bin DataOut[22]     | 3     | 1   | Covered   |
| bin DataOut[23]     | 2     | 1   | Covered   |
| bin DataOut[24]     | 2     | 1   | Covered   |
| bin DataOut[25]     | 2     | 1   | Covered   |
| bin DataOut[26]     | 0     | 1   | ZERO      |
| bin DataOut[27]     | 0     | 1   | ZERO      |
| bin DataOut[28]     | 1     | 1   | Covered   |
| bin DataOut[29]     | 3     | 1   | Covered   |
|                     |       |     |           |

| bin | DataOut[30]             | 2 | 1 | Covered         |
|-----|-------------------------|---|---|-----------------|
| bin | DataOut[31]             | 3 | 1 | Covered         |
| bin | DataOut[32]             | 3 | 1 | Covered         |
| bin | DataOut[33]             | 7 | 1 | Covered         |
| bin | DataOut[34]             | 2 | 1 | Covered         |
| bin | DataOut[35]             | 0 | 1 | ZERO            |
| bin | DataOut[36]             | 3 | 1 | Covered         |
| bin | DataOut[37]             | 2 | 1 | Covered         |
| bin | DataOut[38]             | 4 | 1 | Covered         |
| bin | DataOut[39]             | 4 | 1 | Covered         |
| bin | DataOut[40]             | 4 | 1 | Covered         |
| bin | DataOut[41]             | 1 | 1 | Covered         |
| bin | DataOut[42]             | 0 | 1 | ZERO            |
|     | DataOut[43]             | 1 | 1 | Covered         |
|     | DataOut[44]             | 3 | 1 | Covered         |
|     | DataOut[45]             | 3 | 1 | Covered         |
|     | DataOut [46]            | 2 | 1 | Covered         |
|     | DataOut [47]            | 2 | 1 | Covered         |
|     | DataOut [48]            | 1 | 1 | Covered         |
|     | DataOut [49]            | 0 | 1 | ZERO            |
|     | DataOut [50]            | 3 | 1 | Covered         |
|     | DataOut [51]            | 2 | 1 | Covered         |
|     | DataOut [52]            | 1 | 1 | Covered         |
|     | DataOut [53]            | 2 | 1 | Covered         |
|     | DataOut [54]            | 3 | 1 | Covered         |
|     | DataOut[54] DataOut[55] | 0 | 1 | ZERO            |
|     | DataOut[56]             | 1 | 1 | Covered         |
|     | DataOut[50]             | 1 | 1 | Covered         |
|     | DataOut[57] DataOut[58] | 2 | 1 | Covered         |
|     | DataOut[59]             | 1 | 1 | Covered         |
|     | DataOut[59] DataOut[60] | 3 | 1 | Covered         |
|     | DataOut[60]             | 1 | 1 | Covered         |
|     | DataOut[61] DataOut[62] |   |   |                 |
|     |                         | 0 | 1 | ZERO            |
|     | DataOut [63]            | 2 | 1 | Covered         |
|     | DataOut [64]            | 3 | 1 | Covered Covered |
|     | DataOut [65]            | 1 | 1 |                 |
|     | DataOut [66]            | 3 | 1 | Covered         |
|     | DataOut [67]            | 0 | 1 | ZERO            |
|     | DataOut[68]             | 1 | 1 | Covered         |
|     | DataOut[69]             | 2 | 1 | Covered         |
|     | DataOut[70]             | 5 | 1 | Covered         |
|     | DataOut[71]             | 2 | 1 | Covered         |
|     | DataOut[72]             | 2 | 1 | Covered         |
|     | DataOut[73]             | 2 | 1 | Covered         |
|     | DataOut[74]             | 0 | 1 | ZERO            |
|     | DataOut[75]             | 1 | 1 | Covered         |
|     | DataOut[76]             | 2 | 1 | Covered         |
|     | DataOut[77]             | 3 | 1 | Covered         |
|     | DataOut[78]             | 1 | 1 | Covered         |
| bin | DataOut[79]             | 2 | 1 | Covered         |
|     |                         |   |   |                 |

| bin DataOut[80]  | 2 | 1 | Covered |
|------------------|---|---|---------|
| bin DataOut[81]  | 4 | 1 | Covered |
| bin DataOut[82]  | 1 | 1 | Covered |
| bin DataOut[83]  | 4 | 1 | Covered |
| bin DataOut[84]  | 6 | 1 | Covered |
| bin DataOut[85]  | 1 | 1 | Covered |
| bin DataOut[86]  | 3 | 1 | Covered |
| bin DataOut[87]  | 1 | 1 | Covered |
| bin DataOut[88]  | 2 | 1 | Covered |
| bin DataOut[89]  | 2 | 1 | Covered |
| bin DataOut[90]  | 0 | 1 | ZERO    |
| bin DataOut[91]  | 2 | 1 | Covered |
| bin DataOut[92]  | 2 | 1 | Covered |
| bin DataOut[93]  | 0 | 1 | ZERO    |
| bin DataOut[94]  | 0 | 1 | ZERO    |
| bin DataOut[95]  | 0 | 1 | ZERO    |
| bin DataOut[96]  | 3 | 1 | Covered |
| bin DataOut[97]  | 2 | 1 | Covered |
| bin DataOut[98]  | 3 | 1 | Covered |
| bin DataOut[99]  | 3 | 1 | Covered |
| bin DataOut[100] | 3 | 1 | Covered |
| bin DataOut[101] | 2 | 1 | Covered |
| bin DataOut[102] | 1 | 1 | Covered |
| bin DataOut[103] | 3 | 1 | Covered |
| bin DataOut[104] | 0 | 1 | ZERO    |
| bin DataOut[105] | 4 | 1 | Covered |
| bin DataOut[106] | 3 | 1 | Covered |
| bin DataOut[107] | 1 | 1 | Covered |
| bin DataOut[108] | 4 | 1 | Covered |
| bin DataOut[109] | 3 | 1 | Covered |
| bin DataOut[110] | 1 | 1 | Covered |
| bin DataOut[111] | 3 | 1 | Covered |
| bin DataOut[112] | 2 | 1 | Covered |
| bin DataOut[113] | 1 | 1 | Covered |
| bin DataOut[114] | 2 | 1 | Covered |
| bin DataOut[115] | 3 | 1 | Covered |
| bin DataOut[116] | 2 | 1 | Covered |
| bin DataOut[117] | 3 | 1 | Covered |
| bin DataOut[118] | 4 | 1 | Covered |
| bin DataOut[119] | 1 | 1 | Covered |
| bin DataOut[120] | 2 | 1 | Covered |
| bin DataOut[121] | 1 | 1 | Covered |
| bin DataOut[122] | 1 | 1 | Covered |
| bin DataOut[123] | 0 | 1 | ZERO    |
| bin DataOut[124] | 1 | 1 | Covered |
| bin DataOut[125] | 2 | 1 | Covered |
| bin DataOut[126] | 6 | 1 | Covered |
| bin DataOut[127] | 0 | 1 | ZERO    |
| bin DataOut[128] | 1 | 1 | Covered |
| bin DataOut[129] | 1 | 1 | Covered |
|                  |   |   |         |

| bin DataOut[130] | 1 | 1 | Covered |
|------------------|---|---|---------|
| bin DataOut[131] | 0 | 1 | ZERO    |
| bin DataOut[132] | 2 | 1 | Covered |
| bin DataOut[133] | 2 | 1 | Covered |
| bin DataOut[134] | 4 | 1 | Covered |
| bin DataOut[135] | 0 | 1 | ZERO    |
| bin DataOut[136] | 1 | 1 | Covered |
| bin DataOut[137] | 3 | 1 | Covered |
| bin DataOut[138] | 1 | 1 | Covered |
| bin DataOut[139] | 8 | 1 | Covered |
| bin DataOut[140] | 3 | 1 | Covered |
| bin DataOut[141] | 1 | 1 | Covered |
| bin DataOut[142] | 2 | 1 | Covered |
| bin DataOut[143] | 1 | 1 | Covered |
| bin DataOut[144] | 4 | 1 | Covered |
| bin DataOut[145] | 3 | 1 | Covered |
| bin DataOut[146] | 3 | 1 | Covered |
| bin DataOut[147] | 1 | 1 | Covered |
| bin DataOut[148] | 0 | 1 | ZERO    |
| bin DataOut[149] | 2 | 1 | Covered |
| bin DataOut[150] | 4 | 1 | Covered |
| bin DataOut[151] | 2 | 1 | Covered |
| bin DataOut[152] | 0 | 1 | ZERO    |
| bin DataOut[153] | 1 | 1 | Covered |
| bin DataOut[154] | 5 | 1 | Covered |
| bin DataOut[155] | 2 | 1 | Covered |
| bin DataOut[156] | 2 | 1 | Covered |
| bin DataOut[157] | 2 | 1 | Covered |
| bin DataOut[158] | 1 | 1 | Covered |
| bin DataOut[159] | 1 | 1 | Covered |
| bin DataOut[160] | 2 | 1 | Covered |
| bin DataOut[161] | 5 | 1 | Covered |
| bin DataOut[162] | 2 | 1 | Covered |
| bin DataOut[163] | 0 | 1 | ZERO    |
| bin DataOut[164] | 2 | 1 | Covered |
| bin DataOut[165] | 2 | 1 | Covered |
| bin DataOut[166] | 2 | 1 | Covered |
| bin DataOut[167] | 2 | 1 | Covered |
| bin DataOut[168] | 3 | 1 | Covered |
| bin DataOut[169] | 4 | 1 | Covered |
| bin DataOut[170] | 2 | 1 | Covered |
| bin DataOut[171] | 3 | 1 | Covered |
| bin DataOut[172] | 1 | 1 | Covered |
| bin DataOut[173] | 2 | 1 | Covered |
| bin DataOut[174] | 3 | 1 | Covered |
| bin DataOut[175] | 4 | 1 | Covered |
| bin DataOut[176] | 0 | 1 | ZERO    |
| bin DataOut[177] | 0 | 1 | ZERO    |
| bin DataOut[178] | 4 | 1 | Covered |
| bin DataOut[179] | 1 | 1 | Covered |
| - <b>-</b>       |   |   |         |

| bin DataOut[18 | 0] | 4 | 1 | Covered |
|----------------|----|---|---|---------|
| bin DataOut[18 | 1] | 4 | 1 | Covered |
| bin DataOut[18 | 2] | 3 | 1 | Covered |
| bin DataOut[18 | 3] | 4 | 1 | Covered |
| bin DataOut[18 | 4] | 3 | 1 | Covered |
| bin DataOut[18 | 5] | 0 | 1 | ZERO    |
| bin DataOut[18 | 6] | 1 | 1 | Covered |
| bin DataOut[18 | 7] | 1 | 1 | Covered |
| bin DataOut[18 | 8] | 3 | 1 | Covered |
| bin DataOut[18 | 9] | 1 | 1 | Covered |
| bin DataOut[19 | 0] | 3 | 1 | Covered |
| bin DataOut[19 | 1] | 1 | 1 | Covered |
| bin DataOut[19 | 2] | 1 | 1 | Covered |
| bin DataOut[19 | 3] | 3 | 1 | Covered |
| bin DataOut[19 | 4] | 1 | 1 | Covered |
| bin DataOut[19 | 5] | 2 | 1 | Covered |
| bin DataOut[19 | 6] | 4 | 1 | Covered |
| bin DataOut[19 | 7] | 1 | 1 | Covered |
| bin DataOut[19 | 8] | 3 | 1 | Covered |
| bin DataOut[19 | 9] | 2 | 1 | Covered |
| bin DataOut[20 | 0] | 4 | 1 | Covered |
| bin DataOut[20 | 1] | 1 | 1 | Covered |
| bin DataOut[20 | 2] | 2 | 1 | Covered |
| bin DataOut[20 | 3] | 1 | 1 | Covered |
| bin DataOut[20 | 4] | 3 | 1 | Covered |
| bin DataOut[20 | 5] | 3 | 1 | Covered |
| bin DataOut[20 | 6] | 1 | 1 | Covered |
| bin DataOut[20 | 7] | 6 | 1 | Covered |
| bin DataOut[20 | 8] | 3 | 1 | Covered |
| bin DataOut[20 | 9] | 2 | 1 | Covered |
| bin DataOut[21 | 0] | 3 | 1 | Covered |
| bin DataOut[21 | 1] | 3 | 1 | Covered |
| bin DataOut[21 | 2] | 4 | 1 | Covered |
| bin DataOut[21 | 3] | 2 | 1 | Covered |
| bin DataOut[21 | 4] | 1 | 1 | Covered |
| bin DataOut[21 | 5] | 2 | 1 | Covered |
| bin DataOut[21 | 6] | 0 | 1 | ZERO    |
| bin DataOut[21 | 7] | 2 | 1 | Covered |
| bin DataOut[21 | 8] | 2 | 1 | Covered |
| bin DataOut[21 | 9] | 2 | 1 | Covered |
| bin DataOut[22 | 0] | 3 | 1 | Covered |
| bin DataOut[22 | 1] | 4 | 1 | Covered |
| bin DataOut[22 | 2] | 1 | 1 | Covered |
| bin DataOut[22 | 3] | 2 | 1 | Covered |
| bin DataOut[22 | 4] | 4 | 1 | Covered |
| bin DataOut[22 | 5] | 4 | 1 | Covered |
| bin DataOut[22 | 6] | 2 | 1 | Covered |
| bin DataOut[22 | 7] | 1 | 1 | Covered |
| bin DataOut[22 | 8] | 0 | 1 | ZERO    |
| bin DataOut[22 | 9] | 1 | 1 | Covered |
|                |    |   |   |         |

| bin DataOut[230]            | 0     | 1   | ZERO      |
|-----------------------------|-------|-----|-----------|
| <pre>bin DataOut[231]</pre> | 1     | 1   | Covered   |
| bin DataOut[232]            | 1     | 1   | Covered   |
| bin DataOut[233]            | 0     | 1   | ZERO      |
| bin DataOut[234]            | 3     | 1   | Covered   |
| <pre>bin DataOut[235]</pre> | 1     | 1   | Covered   |
| bin DataOut[236]            | 2     | 1   | Covered   |
| bin DataOut[237]            | 1     | 1   | Covered   |
| bin DataOut[238]            | 1     | 1   | Covered   |
| bin DataOut[239]            | 3     | 1   | Covered   |
| bin DataOut[240]            | 3     | 1   | Covered   |
| bin DataOut[241]            | 1     | 1   | Covered   |
| bin DataOut[242]            | 1     | 1   | Covered   |
| bin DataOut[243]            | 2     | 1   | Covered   |
| bin DataOut[244]            | 1     | 1   | Covered   |
| bin DataOut[245]            | 5     | 1   | Covered   |
| bin DataOut[246]            | 2     | 1   | Covered   |
| bin DataOut[247]            | 1     | 1   | Covered   |
| bin DataOut[248]            | 1     | 1   | Covered   |
| bin DataOut[249]            | 1     | 1   | Covered   |
| bin DataOut[250]            | 1     | 1   | Covered   |
| bin DataOut[251]            | 1     | 1   | Covered   |
| bin DataOut[252]            | 4     | 1   | Covered   |
| bin DataOut[253]            | 0     | 1   | ZERO      |
| bin DataOut[254]            | 4     | 1   | Covered   |
| bin DataOut[255]            | 1     | 1   | Covered   |
| Coverpoint RxData           | 98.0% | 100 | Uncovered |
| covered/total bins:         | 251   | 256 |           |
| missing/total bins:         | 5     | 256 |           |
| % Hit:                      | 98.0% | 100 |           |
| bin RxData[0]               | 14455 | 1   | Covered   |
| bin RxData[1]               | 48    | 1   | Covered   |
| bin RxData[2]               | 25    | 1   | Covered   |
| bin RxData[3]               | 49    | 1   | Covered   |
| bin RxData[4]               | 48    | 1   | Covered   |
| bin RxData[5]               | 24    | 1   | Covered   |
| bin RxData[6]               | 24    | 1   | Covered   |
| bin RxData[7]               | 9     | 1   | Covered   |
| bin RxData[8]               | 33    | 1   | Covered   |
| bin RxData[9]               | 32    | 1   | Covered   |
| bin RxData[10]              | 49    | 1   | Covered   |
| bin RxData[11]              | 56    | 1   | Covered   |
| bin RxData[12]              | 8     | 1   | Covered   |
| bin RxData[13]              | 171   | 1   | Covered   |
| bin RxData[14]              | 16    | 1   | Covered   |
| bin RxData[15]              | 89    | 1   | Covered   |
| bin RxData[16]              | 16    | 1   | Covered   |
| bin RxData[17]              | 32    | 1   | Covered   |
| bin RxData[18]              | 24    | 1   | Covered   |
| bin RxData[19]              | 32    | 1   | Covered   |
|                             |       |     |           |

| bin RxData[20] | 16  | 1 | Covered |
|----------------|-----|---|---------|
| bin RxData[21] | 48  | 1 | Covered |
| bin RxData[22] | 57  | 1 | Covered |
| bin RxData[23] | 139 | 1 | Covered |
| bin RxData[24] | 32  | 1 | Covered |
| bin RxData[25] | 41  | 1 | Covered |
| bin RxData[26] | 17  | 1 | Covered |
| bin RxData[27] | 41  | 1 | Covered |
| bin RxData[28] | 24  | 1 | Covered |
| bin RxData[29] | 48  | 1 | Covered |
| bin RxData[30] | 56  | 1 | Covered |
| bin RxData[31] | 324 | 1 | Covered |
| bin RxData[32] | 40  | 1 | Covered |
| bin RxData[33] | 24  | 1 | Covered |
| bin RxData[34] | 57  | 1 | Covered |
| bin RxData[35] | 24  | 1 | Covered |
| bin RxData[36] | 24  | 1 | Covered |
| bin RxData[37] | 40  | 1 | Covered |
| bin RxData[38] | 64  | 1 | Covered |
| bin RxData[39] | 48  | 1 | Covered |
| bin RxData[40] | 24  | 1 | Covered |
| bin RxData[41] | 8   | 1 | Covered |
| bin RxData[42] | 8   | 1 | Covered |
| bin RxData[43] | 8   | 1 | Covered |
| bin RxData[44] | 33  | 1 | Covered |
| bin RxData[45] | 33  | 1 | Covered |
| bin RxData[46] | 16  | 1 | Covered |
| bin RxData[47] | 8   | 1 | Covered |
| bin RxData[48] | 8   | 1 | Covered |
| bin RxData[49] | 16  | 1 | Covered |
| bin RxData[50] | 41  | 1 | Covered |
| bin RxData[51] | 40  | 1 | Covered |
| bin RxData[52] | 17  | 1 | Covered |
| bin RxData[53] | 24  | 1 | Covered |
| bin RxData[54] | 32  | 1 | Covered |
| bin RxData[54] | 40  | 1 | Covered |
| bin RxData[56] | 40  | 1 | Covered |
| bin RxData[50] |     |   |         |
|                | 16  | 1 | Covered |
| bin RxData[58] | 33  | 1 | Covered |
| bin RxData[59] | 41  | 1 | Covered |
| bin RxData[60] | 32  | 1 | Covered |
| bin RxData[61] | 65  | 1 | Covered |
| bin RxData[62] | 16  | 1 | Covered |
| bin RxData[63] | 32  | 1 | Covered |
| bin RxData[64] | 64  | 1 | Covered |
| bin RxData[65] | 8   | 1 | Covered |
| bin RxData[66] | 24  | 1 | Covered |
| bin RxData[67] | 0   | 1 | ZERO    |
| bin RxData[68] | 56  | 1 | Covered |
| bin RxData[69] | 24  | 1 | Covered |
|                |     |   |         |

| bin RxData[70]                  | 40  | 1  | Covered   |
|---------------------------------|-----|----|-----------|
| bin RxData[71]                  | 64  | 1  | Covered   |
| bin RxData[72]                  | 32  | 1  | Covered   |
| bin RxData[73]                  | 32  | 1  | Covered   |
| bin RxData[74]                  | 0   | 1  | ZERO      |
| bin RxData[75]                  | 33  | 1  | Covered   |
| bin RxData[76]                  | 49  | 1  | Covered   |
| bin RxData[77]                  | 25  | 1  | Covered   |
| bin RxData[78]                  | 16  | 1  | Covered   |
| bin RxData[79]                  | 24  | 1  | Covered   |
| bin RxData[80]                  | 32  | 1  | Covered   |
| bin RxData[81]                  | 160 | 1  | Covered   |
| bin RxData[82]                  | 16  | 1  | Covered   |
| bin RxData[83]                  | 40  | 1  | Covered   |
| bin RxData[84]                  | 64  | 1  | Covered   |
| bin RxData[85]                  | 17  | 1  | Covered   |
| bin RxData[86]                  | 65  | 1  | Covered   |
| bin RxData[87]                  | 8   | 1  | Covered   |
| bin RxData[88]                  | 40  | 1  | Covered   |
| bin RxData[89]                  | 24  | 1  | Covered   |
| bin RxData[90]                  | 24  | 1  | Covered   |
| bin RxData[91]                  | 40  | 1  | Covered   |
| bin RxData[92]                  | 32  | 1  | Covered   |
| bin RxData[93]                  | 16  | 1  | Covered   |
| bin RxData[94]                  | 24  | 1  | Covered   |
| bin RxData[95]                  | 16  | 1  | Covered   |
| bin RxData[96]                  | 40  | 1  | Covered   |
| bin RxData[97]                  | 16  | 1  | Covered   |
| bin RxData[98]                  | 48  | 1  | Covered   |
| bin RxData[99]                  | 56  | 1  | Covered   |
| bin RxData[100]                 | 33  | 1  | Covered   |
| bin RxData[101]                 | 40  | 1  | Covered   |
| bin RxData[102]                 | 8   | 1  | Covered   |
| bin RxData[103]                 | 32  | 1  | Covered   |
| bin RxData[104]                 | 0   | 1  | ZERO      |
| bin RxData[105]                 | 40  | 1  | Covered   |
| bin RxData[106]                 | 48  | 1  | Covered   |
| bin RxData[107]                 | 41  | 1  | Covered   |
| bin RxData[108]                 | 41  | 1  | Covered   |
| bin RxData[109]                 | 32  | 1  | Covered   |
| bin RxData[110]                 | 24  | 1  | Covered   |
| bin RxData[111]                 | 48  | 1  | Covered   |
| bin RxData[112]                 | 16  | 1  | Covered   |
| bin RxData[113]                 | 56  | 1  | Covered   |
| bin RxData[114]                 | 24  | 1  | Covered   |
| bin RxData[114]                 | 40  | 1  | Covered   |
| bin RxData[116]                 | 24  | 1  | Covered   |
| bin RxData[117]                 | 40  | 1  | Covered   |
| bin RxData[117] bin RxData[118] | 57  | 1  | Covered   |
| bin RxData[119]                 | 17  | 1  | Covered   |
| SIL IMPUGULITOJ                 | Ι.1 | Τ. | oo ver ed |

| bin RxData[120]                    | 32       | 1      | Covered            |
|------------------------------------|----------|--------|--------------------|
| bin RxData[121]                    | 8        | 1      | Covered            |
| bin RxData[122]                    | 24       | 1      | Covered            |
| bin RxData[123]                    | 25       | 1      | Covered            |
| bin RxData[124]                    | 24       | 1      | Covered            |
| bin RxData[125]                    | 41       | 1      | Covered            |
| bin RxData[126]                    | 40       | 1      | Covered            |
| bin RxData[127]                    | 16       | 1      | Covered            |
| bin RxData[128]                    | 25       | 1      | Covered            |
| bin RxData[129]                    | 8        | 1      | Covered            |
| bin RxData[130]                    | 24       | 1      | Covered            |
| bin RxData[131]                    | 8        | 1      | Covered            |
| bin RxData[132]                    | 16       | 1      | Covered            |
| bin RxData[133]                    | 48       | 1      | Covered            |
| bin RxData[134]                    | 48       | 1      | Covered            |
| bin RxData[135]                    | 8        | 1      | Covered            |
| bin RxData[136]                    | 16       | 1      | Covered            |
| bin RxData[137]                    | 41       | 1      | Covered            |
| bin RxData[138]                    | 32       | 1      | Covered            |
| bin RxData[139]                    | 80       | 1      | Covered            |
| bin RxData[140]                    | 50       | 1      | Covered            |
| bin RxData[141]                    | 32       | 1      | Covered            |
| bin RxData[142]                    | 24       | 1      | Covered            |
| bin RxData[143]                    | 24       | 1      | Covered            |
| bin RxData[144]                    | 48       | 1      | Covered            |
| bin RxData[145]                    | 56       | 1      | Covered            |
| bin RxData[146]                    | 40       | 1      | Covered            |
| bin RxData[147]                    | 16       | 1      | Covered            |
| bin RxData[148]                    | 0        | 1      | ZERO               |
| bin RxData[149]                    | 16       | 1      | Covered            |
| bin RxData[150]                    | 40       | 1      | Covered            |
| bin RxData[150]                    | 48       | 1      | Covered            |
| bin RxData[152]                    | 8        | 1      | Covered            |
| bin RxData[153]                    | 81       |        |                    |
| bin RxData[155]                    | 48       | 1<br>1 | Covered<br>Covered |
|                                    |          |        |                    |
| bin RxData[155]                    | 49<br>32 | 1      | Covered            |
| bin RxData[156]<br>bin RxData[157] |          | 1      | Covered            |
|                                    | 24       | 1      | Covered            |
| bin RxData[158]                    | 16       | 1      | Covered            |
| bin RxData[159]                    | 32       | 1      | Covered            |
| bin RxData[160]                    | 16       | 1      | Covered            |
| bin RxData[161]                    | 56       | 1      | Covered            |
| bin RxData[162]                    | 24       | 1      | Covered            |
| bin RxData[163]                    | 16       | 1      | Covered            |
| bin RxData[164]                    | 17       | 1      | Covered            |
| bin RxData[165]                    | 48       | 1      | Covered            |
| bin RxData[166]                    | 58       | 1      | Covered            |
| bin RxData[167]                    | 24       | 1      | Covered            |
| bin RxData[168]                    | 25       | 1      | Covered            |
| bin RxData[169]                    | 50       | 1      | Covered            |
|                                    |          |        |                    |

| bin RxData[170]  | 32  | 1  | Covered |
|------------------|-----|----|---------|
| bin RxData[171]  | 25  | 1  | Covered |
| bin RxData[172]  | 16  | 1  | Covered |
| bin RxData[173]  | 32  | 1  | Covered |
| bin RxData[174]  | 134 | 1  | Covered |
| bin RxData[175]  | 41  | 1  | Covered |
| bin RxData[176]  | 0   | 1  | ZERO    |
| bin RxData[177]  | 24  | 1  | Covered |
| bin RxData[178]  | 56  | 1  | Covered |
| bin RxData[179]  | 58  | 1  | Covered |
| bin RxData[180]  | 50  | 1  | Covered |
| bin RxData[181]  | 48  | 1  | Covered |
| bin RxData[182]  | 32  | 1  | Covered |
| bin RxData[183]  | 57  | 1  | Covered |
| bin RxData[184]  | 49  | 1  | Covered |
| bin RxData[185]  | 33  | 1  | Covered |
| bin RxData[186]  | 17  | 1  | Covered |
| bin RxData[187]  | 40  | 1  | Covered |
| bin RxData[188]  | 40  | 1  | Covered |
| bin RxData[189]  | 16  | 1  | Covered |
| bin RxData[190]  | 32  | 1  | Covered |
| bin RxData[191]  | 33  | 1  | Covered |
| bin RxData[192]  | 25  | 1  | Covered |
| bin RxData[193]  | 40  | 1  | Covered |
| bin RxData[194]  | 25  | 1  | Covered |
| bin RxData[195]  | 24  | 1  | Covered |
| bin RxData[196]  | 32  | 1  | Covered |
| bin RxData[197]  | 42  | 1  | Covered |
| bin RxData[198]  | 40  | 1  | Covered |
| bin RxData[199]  | 32  | 1  | Covered |
| bin RxData[200]  | 184 | 1  | Covered |
| bin RxData[201]  | 48  | 1  | Covered |
| bin RxData[202]  | 25  | 1  | Covered |
| bin RxData[203]  | 17  | 1  | Covered |
| bin RxData[204]  | 646 | 1  | Covered |
| bin RxData[205]  | 48  | 1  | Covered |
| bin RxData[206]  | 40  | 1  | Covered |
| bin RxData[207]  | 65  | 1  | Covered |
| bin RxData[208]  | 24  | 1  | Covered |
| bin RxData[209]  | 48  | 1  | Covered |
| bin RxData[210]  | 33  | 1  | Covered |
| bin RxData[211]  | 66  | 1  | Covered |
| bin RxData[212]  | 366 | 1  | Covered |
| bin RxData[213]  | 25  | 1  | Covered |
| bin RxData[214]  | 16  | 1  | Covered |
| bin RxData[215]  | 25  | 1  | Covered |
| bin RxData[216]  | 16  | 1  | Covered |
| bin RxData[217]  | 25  | 1  | Covered |
| bin RxData[218]  | 24  | 1  | Covered |
| bin RxData[219]  | 40  | 1  | Covered |
| στη Ιωρασαίζετο] | 40  | Τ. | OOVELEU |

| bin RxData[220]               | 26    | 1   | Covered   |
|-------------------------------|-------|-----|-----------|
| bin RxData[221]               | 43    | 1   | Covered   |
| bin RxData[222]               | 32    | 1   | Covered   |
| bin RxData[223]               | 33    | 1   | Covered   |
| bin RxData[224]               | 60    | 1   | Covered   |
| bin RxData[225]               | 48    | 1   | Covered   |
| bin RxData[226]               | 33    | 1   | Covered   |
| bin RxData[227]               | 32    | 1   | Covered   |
| bin RxData[228]               | 9     | 1   | Covered   |
| bin RxData[229]               | 25    | 1   | Covered   |
| bin RxData[230]               | 42    | 1   | Covered   |
| bin RxData[231]               | 8     | 1   | Covered   |
| bin RxData[232]               | 33    | 1   | Covered   |
| bin RxData[233]               | 16    | 1   | Covered   |
| bin RxData[234]               | 53    | 1   | Covered   |
| bin RxData[235]               | 16    | 1   | Covered   |
| bin RxData[236]               | 33    | 1   | Covered   |
| bin RxData[237]               | 25    | 1   | Covered   |
| bin RxData[238]               | 17    | 1   | Covered   |
| bin RxData[239]               | 34    | 1   | Covered   |
| bin RxData[240]               | 52    | 1   | Covered   |
| bin RxData[241]               | 9     | 1   | Covered   |
| bin RxData[242]               | 35    | 1   | Covered   |
| bin RxData[243]               | 34    | 1   | Covered   |
| bin RxData[244]               | 17    | 1   | Covered   |
| bin RxData[245]               | 50    | 1   | Covered   |
| bin RxData[246]               | 18    | 1   | Covered   |
| bin RxData[247]               | 18    | 1   | Covered   |
| bin RxData[248]               | 18    | 1   | Covered   |
| bin RxData[249]               | 9     | 1   | Covered   |
| bin RxData[250]               | 27    | 1   | Covered   |
| bin RxData[251]               | 18    | 1   | Covered   |
| bin RxData[252]               | 40    | 1   | Covered   |
| bin RxData[253]               | 8     | 1   | Covered   |
| bin RxData[254]               | 56    | 1   | Covered   |
| bin RxData[255]               | 17    | 1   | Covered   |
| Coverpoint RxFrameSize        | 7.8%  | 100 | Uncovered |
| covered/total bins:           | 10    | 127 |           |
| missing/total bins:           | 117   | 127 |           |
| % Hit:                        | 7.8%  | 100 |           |
| ignore_bin Invalid            | 0     |     | ZERO      |
| <pre>bin RxFrameSize[0]</pre> | 14516 | 1   | Covered   |
| bin RxFrameSize[1]            | 0     | 1   | ZERO      |
| bin RxFrameSize[2]            | 0     | 1   | ZERO      |
| bin RxFrameSize[3]            | 0     | 1   | ZERO      |
| bin RxFrameSize[4]            | 0     | 1   | ZERO      |
| bin RxFrameSize[5]            | 0     | 1   | ZERO      |
| bin RxFrameSize[6]            | 0     | 1   | ZERO      |
| bin RxFrameSize[7]            | 0     | 1   | ZERO      |
| bin RxFrameSize[8]            | 0     | 1   | ZERO      |
|                               |       |     |           |

| hin  | RxFrameSize[9]     | 0    | 1 | ZERO    |
|------|--------------------|------|---|---------|
|      | RxFrameSize[10]    | 400  | 1 | Covered |
|      | RxFrameSize[11]    | 0    | 1 | ZERO    |
|      | RxFrameSize[12]    | 0    | 1 | ZERO    |
|      | RxFrameSize[13]    | 0    | 1 | ZERO    |
|      | RxFrameSize[14]    | 0    | 1 | ZERO    |
|      | RxFrameSize[15]    | 0    | 1 | ZERO    |
|      | RxFrameSize[16]    | 0    | 1 | ZERO    |
|      | RxFrameSize[17]    | 0    | 1 | ZERO    |
|      | RxFrameSize[18]    | 0    | 1 | ZERO    |
|      | RxFrameSize[19]    | 0    | 1 | ZERO    |
|      | RxFrameSize[20]    | 0    | 1 | ZERO    |
|      | RxFrameSize[21]    | 0    | 1 | ZERO    |
|      | RxFrameSize[22]    | 0    | 1 | ZERO    |
|      | RxFrameSize[23]    | 0    | 1 | ZERO    |
|      | RxFrameSize[24]    | 0    | 1 | ZERO    |
|      | RxFrameSize[25]    | 488  | 1 | Covered |
|      | RxFrameSize[26]    | 0    | 1 | ZERO    |
|      | RxFrameSize[27]    | 0    | 1 | ZERO    |
|      | RxFrameSize[28]    | 0    | 1 | ZERO    |
|      | RxFrameSize[29]    | 0    | 1 | ZERO    |
|      | RxFrameSize[30]    | 0    | 1 | ZERO    |
|      | RxFrameSize[31]    | 0    | 1 | ZERO    |
|      | RxFrameSize[32]    | 0    | 1 | ZERO    |
|      | RxFrameSize[33]    | 0    | 1 | ZERO    |
|      | RxFrameSize[34]    | 0    | 1 | ZERO    |
|      | RxFrameSize[35]    | 0    | 1 | ZERO    |
|      | RxFrameSize[36]    | 0    | 1 | ZERO    |
|      | RxFrameSize[37]    | 0    | 1 | ZERO    |
|      | RxFrameSize[38]    | 0    | 1 | ZERO    |
|      | RxFrameSize[39]    | 0    | 1 | ZERO    |
|      | RxFrameSize[40]    | 1110 | 1 | Covered |
|      | RxFrameSize[41]    | 0    | 1 | ZERO    |
|      | RxFrameSize[42]    | 0    | 1 | ZERO    |
|      | RxFrameSize[43]    | 0    | 1 | ZERO    |
|      | RxFrameSize[44]    | 0    | 1 | ZERO    |
|      | RxFrameSize[45]    | 1167 | 1 | Covered |
|      | RxFrameSize[46]    | 0    | 1 | ZERO    |
|      | RxFrameSize[47]    | 2068 | 1 | Covered |
|      | RxFrameSize[48]    | 0    | 1 | ZERO    |
|      | RxFrameSize[49]    | 0    | 1 | ZERO    |
|      | RxFrameSize[50]    | 0    | 1 | ZERO    |
|      | RxFrameSize[51]    | 0    | 1 | ZERO    |
|      | RxFrameSize[52]    | 0    | 1 | ZERO    |
|      | RxFrameSize[53]    | 0    | 1 | ZERO    |
|      | RxFrameSize[54]    | 0    | 1 | ZERO    |
|      | RxFrameSize[55]    | 0    | 1 | ZERO    |
|      | RxFrameSize[56]    | 0    | 1 | ZERO    |
|      | RxFrameSize[57]    | 0    | 1 | ZERO    |
|      | RxFrameSize[58]    | 0    | 1 | ZERO    |
| DIII | INVI TOMEDIVE [00] | O    | Т | الالدك  |

| bin  | RxFrameSize[59]  | 0   | 1  | ZERO    |
|------|------------------|-----|----|---------|
| bin  | RxFrameSize[60]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[61]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[62]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[63]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[64]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[65]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[66]  | 0   | 1  | ZERO    |
|      | RxFrameSize[67]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[68]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[69]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[70]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[71]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[72]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[73]  | 0   | 1  | ZERO    |
| bin  | RxFrameSize[74]  | 880 | 1  | Covered |
| bin  | RxFrameSize[75]  | 0   | 1  | ZERO    |
|      | RxFrameSize[76]  | 0   | 1  | ZERO    |
|      | RxFrameSize[77]  | 0   | 1  | ZERO    |
|      | RxFrameSize[78]  | 0   | 1  | ZERO    |
|      | RxFrameSize[79]  | 0   | 1  | ZERO    |
|      | RxFrameSize[80]  | 0   | 1  | ZERO    |
|      | RxFrameSize[81]  | 0   | 1  | ZERO    |
|      | RxFrameSize[82]  | 0   | 1  | ZERO    |
|      | RxFrameSize[83]  | 0   | 1  | ZERO    |
|      | RxFrameSize[84]  | 0   | 1  | ZERO    |
|      | RxFrameSize[85]  | 0   | 1  | ZERO    |
|      | RxFrameSize[86]  | 0   | 1  | ZERO    |
|      | RxFrameSize[87]  | 0   | 1  | ZERO    |
|      | RxFrameSize[88]  | 0   | 1  | ZERO    |
|      | RxFrameSize[89]  | 0   | 1  | ZERO    |
|      | RxFrameSize[90]  | 0   | 1  | ZERO    |
|      | RxFrameSize[91]  | 0   | 1  | ZERO    |
|      | RxFrameSize[92]  | 0   | 1  | ZERO    |
|      | RxFrameSize[93]  | 0   | 1  | ZERO    |
|      | RxFrameSize[94]  | 0   | 1  | ZERO    |
|      | RxFrameSize[95]  | 0   | 1  | ZERO    |
|      | RxFrameSize[96]  | 0   | 1  | ZERO    |
|      | RxFrameSize[97]  | 0   | 1  | ZERO    |
|      | RxFrameSize[98]  | 0   | 1  | ZERO    |
|      | RxFrameSize[99]  | 0   | 1  | ZERO    |
|      | RxFrameSize[100] | 0   | 1  | ZERO    |
|      | RxFrameSize[101] | 263 | 1  | Covered |
|      | RxFrameSize[102] | 0   | 1  | ZERO    |
|      | RxFrameSize[103] | 0   | 1  | ZERO    |
|      | RxFrameSize[104] | 0   | 1  | ZERO    |
|      | RxFrameSize[105] | 0   | 1  | ZERO    |
|      | RxFrameSize[106] | 0   | 1  | ZERO    |
|      | RxFrameSize[107] | 0   | 1  | ZERO    |
|      | RxFrameSize[108] | 0   | 1  | ZERO    |
| OIII | INT THEOTY FIND  | V   | Τ. | الالتات |

| bin RxFrameSize[109]           | 0      | 1   | ZERO    |
|--------------------------------|--------|-----|---------|
| bin RxFrameSize[110]           | 0      | 1   | ZERO    |
| bin RxFrameSize[111]           | 0      | 1   | ZERO    |
| bin RxFrameSize[112]           | 0      | 1   | ZERO    |
| bin RxFrameSize[113]           | 0      | 1   | ZERO    |
| bin RxFrameSize[114]           | 0      | 1   | ZERO    |
| bin RxFrameSize[115]           | 0      | 1   | ZERO    |
| bin RxFrameSize[116]           | 0      | 1   | ZERO    |
| bin RxFrameSize[117]           | 0      | 1   | ZERO    |
| bin RxFrameSize[118]           | 0      | 1   | ZERO    |
| bin RxFrameSize[119]           | 0      | 1   | ZERO    |
| bin RxFrameSize[120]           | 0      | 1   | ZERO    |
| bin RxFrameSize[121]           | 0      | 1   | ZERO    |
| bin RxFrameSize[122]           | 1100   | 1   | Covered |
| bin RxFrameSize[123]           | 0      | 1   | ZERO    |
| bin RxFrameSize[124]           | 0      | 1   | ZERO    |
| bin RxFrameSize[125]           | 0      | 1   | ZERO    |
| bin RxFrameSize[126]           | 2505   | 1   | Covered |
| Coverpoint RxValidFrame        | 100.0% | 100 | Covered |
| <pre>covered/total bins:</pre> | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin InvalidFrame               | 16146  | 1   | Covered |
| bin ValidFrame                 | 8351   | 1   | Covered |
| Coverpoint RxAbortSignal       | 100.0% | 100 | Covered |
| covered/total bins:            | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin Keep                       | 24431  | 1   | Covered |
| bin Abort                      | 66     | 1   | Covered |
| Coverpoint RxReady             | 100.0% | 100 | Covered |
| <pre>covered/total bins:</pre> | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin NotReady                   | 23175  | 1   | Covered |
| bin Ready                      | 1322   | 1   | Covered |
| Coverpoint RxEoF               | 100.0% | 100 | Covered |
| <pre>covered/total bins:</pre> | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin NotEoF                     | 24484  | 1   | Covered |
| bin EoF                        | 13     | 1   | Covered |
| Coverpoint RxOverflow          | 100.0% | 100 | Covered |
| <pre>covered/total bins:</pre> | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin NoOverflow                 | 23941  | 1   | Covered |
| bin Overflow                   | 556    | 1   | Covered |
| Coverpoint RxFCSErr            | 100.0% | 100 | Covered |
| covered/total bins:            | 2      | 2   |         |
|                                |        |     |         |

| missing/total bins:            | 0      | 2   |           |
|--------------------------------|--------|-----|-----------|
| % Hit:                         | 100.0% | 100 |           |
| bin NoError                    | 24496  | 1   | Covered   |
| bin Error                      | 1      | 1   | Covered   |
| Coverpoint RxFrameError        | 100.0% | 100 | Covered   |
| covered/total bins:            | 2      | 2   |           |
| missing/total bins:            | 0      | 2   |           |
| % Hit:                         | 100.0% | 100 |           |
| bin NoFrameError               | 24433  | 1   | Covered   |
| bin FrameError                 | 64     | 1   | Covered   |
| Coverpoint RxDrop              | 100.0% | 100 | Covered   |
| covered/total bins:            | 2      | 2   |           |
| missing/total bins:            | 0      | 2   |           |
| % Hit:                         | 100.0% | 100 |           |
| bin Keep                       | 24496  | 1   | Covered   |
| bin Drop                       | 1      | 1   | Covered   |
| Coverpoint TxValidFrame        | 100.0% | 100 | Covered   |
| <pre>covered/total bins:</pre> | 2      | 2   |           |
| missing/total bins:            | 0      | 2   |           |
| % Hit:                         | 100.0% | 100 |           |
| bin InvalidFrame               | 18776  | 1   | Covered   |
| bin ValidFrame                 | 5721   | 1   | Covered   |
| Coverpoint TxAbortedTrans      | 100.0% | 100 | Covered   |
| covered/total bins:            | 2      | 2   |           |
| missing/total bins:            | 0      | 2   |           |
| % Hit:                         | 100.0% | 100 |           |
| bin Kept                       | 24447  | 1   | Covered   |
| bin Aborted                    | 50     | 1   | Covered   |
| Coverpoint TxData              | 90.6%  | 100 | Uncovered |
| covered/total bins:            | 232    | 256 |           |
| missing/total bins:            | 24     | 256 |           |
| % Hit:                         | 90.6%  | 100 |           |
| bin TxData[0]                  | 192    | 1   | Covered   |
| bin TxData[1]                  | 16     | 1   | Covered   |
| bin TxData[2]                  | 32     | 1   | Covered   |
| bin TxData[3]                  | 27     | 1   | Covered   |
| bin TxData[4]                  | 26     | 1   | Covered   |
| bin TxData[5]                  | 0      | 1   | ZERO      |
| bin TxData[6]                  | 0      | 1   | ZERO      |
| bin TxData[7]                  | 8      | 1   | Covered   |
| bin TxData[8]                  | 8      | 1   | Covered   |
| bin TxData[9]                  | 25     | 1   | Covered   |
| bin TxData[10]                 | 17     | 1   | Covered   |
| bin TxData[11]                 | 16     | 1   | Covered   |
| bin TxData[12]                 | 0      | 1   | ZERO      |
| bin TxData[13]                 | 25     | 1   | Covered   |
| bin TxData[14]                 | 55     | 1   | Covered   |
| bin TxData[15]                 | 16     | 1   | Covered   |
| bin TxData[16]                 | 8      | 1   | Covered   |
| bin TxData[17]                 | 25     | 1   | Covered   |

| bin TxData[18] | 16   | 1 | Covered |
|----------------|------|---|---------|
| bin TxData[19] | 56   | 1 | Covered |
| bin TxData[20] | 0    | 1 | ZERO    |
| bin TxData[21] | 32   | 1 | Covered |
| bin TxData[22] | 0    | 1 | ZERO    |
| bin TxData[23] | 43   | 1 | Covered |
| bin TxData[24] | 0    | 1 | ZERO    |
| bin TxData[25] | 0    | 1 | ZERO    |
| bin TxData[26] | 8    | 1 | Covered |
| bin TxData[27] | 114  | 1 | Covered |
| bin TxData[28] | 33   | 1 | Covered |
| bin TxData[29] | 1042 | 1 | Covered |
| bin TxData[30] | 16   | 1 | Covered |
| bin TxData[31] | 0    | 1 | ZERO    |
| bin TxData[32] | 16   | 1 | Covered |
| bin TxData[33] | 41   | 1 | Covered |
| bin TxData[34] | 32   | 1 | Covered |
| bin TxData[35] | 16   | 1 | Covered |
| bin TxData[36] | 23   | 1 | Covered |
| bin TxData[37] | 24   | 1 | Covered |
| bin TxData[38] | 27   | 1 | Covered |
| bin TxData[39] | 26   | 1 | Covered |
| bin TxData[40] | 9    | 1 | Covered |
| bin TxData[41] | 0    | 1 | ZERO    |
| bin TxData[42] | 0    | 1 | ZERO    |
| bin TxData[43] | 32   | 1 | Covered |
| bin TxData[44] | 33   | 1 | Covered |
| bin TxData[45] | 8    | 1 | Covered |
| bin TxData[46] | 32   | 1 | Covered |
| bin TxData[47] | 16   | 1 | Covered |
| bin TxData[48] | 32   | 1 | Covered |
| bin TxData[49] | 16   | 1 | Covered |
| bin TxData[50] | 8    | 1 | Covered |
| bin TxData[51] | 32   | 1 | Covered |
| bin TxData[52] | 0    | 1 | ZERO    |
| bin TxData[53] | 24   | 1 | Covered |
| bin TxData[54] | 8    | 1 | Covered |
| bin TxData[55] | 17   | 1 | Covered |
| bin TxData[56] | 24   | 1 | Covered |
| bin TxData[57] | 8    | 1 | Covered |
| bin TxData[58] | 9    | 1 | Covered |
| bin TxData[59] | 25   | 1 | Covered |
| bin TxData[60] | 34   | 1 | Covered |
| bin TxData[61] | 16   | 1 | Covered |
| bin TxData[62] | 41   | 1 | Covered |
| bin TxData[63] | 24   | 1 | Covered |
| bin TxData[64] | 8    | 1 | Covered |
| bin TxData[65] | 33   | 1 | Covered |
| bin TxData[66] | 40   | 1 | Covered |
| bin TxData[67] | 16   | 1 | Covered |
|                |      |   |         |

| bin | TxData[68]  | 34 | 1 | Covered |
|-----|-------------|----|---|---------|
| bin | TxData[69]  | 8  | 1 | Covered |
| bin | TxData[70]  | 50 | 1 | Covered |
| bin | TxData[71]  | 8  | 1 | Covered |
| bin | TxData[72]  | 8  | 1 | Covered |
| bin | TxData[73]  | 16 | 1 | Covered |
| bin | TxData[74]  | 16 | 1 | Covered |
| bin | TxData[75]  | 41 | 1 | Covered |
| bin | TxData[76]  | 16 | 1 | Covered |
| bin | TxData[77]  | 36 | 1 | Covered |
| bin | TxData[78]  | 32 | 1 | Covered |
| bin | TxData[79]  | 8  | 1 | Covered |
| bin | TxData[80]  | 40 | 1 | Covered |
| bin | TxData[81]  | 40 | 1 | Covered |
| bin | TxData[82]  | 33 | 1 | Covered |
| bin | TxData[83]  | 41 | 1 | Covered |
| bin | TxData[84]  | 32 | 1 | Covered |
| bin | TxData[85]  | 0  | 1 | ZERO    |
| bin | TxData[86]  | 9  | 1 | Covered |
| bin | TxData[87]  | 8  | 1 | Covered |
| bin | TxData[88]  | 32 | 1 | Covered |
| bin | TxData[89]  | 24 | 1 | Covered |
| bin | TxData[90]  | 32 | 1 | Covered |
| bin | TxData[91]  | 33 | 1 | Covered |
| bin | TxData[92]  | 8  | 1 | Covered |
| bin | TxData[93]  | 9  | 1 | Covered |
| bin | TxData[94]  | 16 | 1 | Covered |
| bin | TxData[95]  | 32 | 1 | Covered |
| bin | TxData[96]  | 26 | 1 | Covered |
| bin | TxData[97]  | 24 | 1 | Covered |
| bin | TxData[98]  | 8  | 1 | Covered |
| bin | TxData[99]  | 26 | 1 | Covered |
| bin | TxData[100] | 24 | 1 | Covered |
|     | TxData[101] | 8  | 1 | Covered |
| bin | TxData[102] | 16 | 1 | Covered |
|     | TxData[103] | 0  | 1 | ZERO    |
|     | TxData[104] | 17 | 1 | Covered |
|     | TxData[105] | 16 | 1 | Covered |
|     | TxData[106] | 0  | 1 | ZERO    |
|     | TxData[107] | 24 | 1 | Covered |
|     | TxData[108] | 8  | 1 | Covered |
|     | TxData[109] | 27 | 1 | Covered |
|     | TxData[110] | 16 | 1 | Covered |
|     | TxData[111] | 16 | 1 | Covered |
|     | TxData[112] | 8  | 1 | Covered |
|     | TxData[113] | 0  | 1 | ZERO    |
|     | TxData[114] | 25 | 1 | Covered |
|     | TxData[115] | 40 | 1 | Covered |
|     | TxData[116] | 8  | 1 | Covered |
| bin | TxData[117] | 25 | 1 | Covered |
|     |             |    |   |         |

| bin TxData[118] | 47   | 1 | Covered |
|-----------------|------|---|---------|
| bin TxData[119] | 40   | 1 | Covered |
| bin TxData[120] | 1043 | 1 | Covered |
| bin TxData[121] | 1042 | 1 | Covered |
| bin TxData[122] | 8    | 1 | Covered |
| bin TxData[123] | 16   | 1 | Covered |
| bin TxData[124] | 8    | 1 | Covered |
| bin TxData[125] | 28   | 1 | Covered |
| bin TxData[126] | 24   | 1 | Covered |
| bin TxData[127] | 8    | 1 | Covered |
| bin TxData[128] | 24   | 1 | Covered |
| bin TxData[129] | 8    | 1 | Covered |
| bin TxData[130] | 16   | 1 | Covered |
| bin TxData[131] | 41   | 1 | Covered |
| bin TxData[132] | 24   | 1 | Covered |
| bin TxData[133] | 16   | 1 | Covered |
| bin TxData[134] | 18   | 1 | Covered |
| bin TxData[135] | 25   | 1 | Covered |
| bin TxData[136] | 16   | 1 | Covered |
| bin TxData[137] | 1043 | 1 | Covered |
| bin TxData[138] | 26   | 1 | Covered |
| bin TxData[139] | 16   | 1 | Covered |
| bin TxData[140] | 33   | 1 | Covered |
| bin TxData[141] | 15   | 1 | Covered |
| bin TxData[142] | 16   | 1 | Covered |
| bin TxData[143] | 8    | 1 | Covered |
| bin TxData[144] | 63   | 1 | Covered |
| bin TxData[145] | 17   | 1 | Covered |
| bin TxData[146] | 24   | 1 | Covered |
| bin TxData[147] | 47   | 1 | Covered |
| bin TxData[148] | 16   | 1 | Covered |
| bin TxData[149] | 48   | 1 | Covered |
| bin TxData[150] | 65   | 1 | Covered |
| bin TxData[151] | 24   | 1 | Covered |
| bin TxData[152] | 32   | 1 | Covered |
| bin TxData[153] | 8    | 1 | Covered |
| bin TxData[154] | 16   | 1 | Covered |
| bin TxData[155] | 8    | 1 | Covered |
| bin TxData[156] | 56   | 1 | Covered |
| bin TxData[157] | 41   | 1 | Covered |
| bin TxData[158] | 25   | 1 | Covered |
| bin TxData[159] | 26   | 1 | Covered |
| bin TxData[160] | 48   | 1 | Covered |
| bin TxData[161] | 32   | 1 | Covered |
| bin TxData[162] | 16   | 1 | Covered |
| bin TxData[163] | 8    | 1 | Covered |
| bin TxData[164] | 33   | 1 | Covered |
| bin TxData[165] | 0    | 1 | ZERO    |
| bin TxData[166] | 16   | 1 | Covered |
| bin TxData[167] | 25   | 1 | Covered |
|                 |      |   |         |

| bin TxData[168] | 16  | 1 | Covered |
|-----------------|-----|---|---------|
| bin TxData[169] | 17  | 1 | Covered |
| bin TxData[170] | 8   | 1 | Covered |
| bin TxData[171] | 25  | 1 | Covered |
| bin TxData[172] | 49  | 1 | Covered |
| bin TxData[173] | 57  | 1 | Covered |
| bin TxData[174] | 33  | 1 | Covered |
| bin TxData[175] | 9   | 1 | Covered |
| bin TxData[176] | 24  | 1 | Covered |
| bin TxData[177] | 23  | 1 | Covered |
| bin TxData[178] | 24  | 1 | Covered |
| bin TxData[179] | 27  | 1 | Covered |
| bin TxData[180] | 41  | 1 | Covered |
| bin TxData[181] | 47  | 1 | Covered |
| bin TxData[182] | 8   | 1 | Covered |
| bin TxData[183] | 24  | 1 | Covered |
| bin TxData[184] | 33  | 1 | Covered |
| bin TxData[185] | 25  | 1 | Covered |
| bin TxData[186] | 369 | 1 | Covered |
| bin TxData[187] | 25  | 1 | Covered |
| bin TxData[188] | 41  | 1 | Covered |
| bin TxData[189] | 25  | 1 | Covered |
| bin TxData[190] | 32  | 1 | Covered |
| bin TxData[191] | 27  | 1 | Covered |
| bin TxData[192] | 28  | 1 | Covered |
| bin TxData[193] | 8   | 1 | Covered |
| bin TxData[194] | 0   | 1 | ZERO    |
| bin TxData[195] | 16  | 1 | Covered |
| bin TxData[196] | 34  | 1 | Covered |
| bin TxData[197] | 26  | 1 | Covered |
| bin TxData[198] | 32  | 1 | Covered |
| bin TxData[199] | 32  | 1 | Covered |
| bin TxData[200] | 24  | 1 | Covered |
| bin TxData[201] | 8   | 1 | Covered |
| bin TxData[202] | 16  | 1 | Covered |
| bin TxData[203] | 32  | 1 | Covered |
| bin TxData[204] | 0   | 1 | ZERO    |
| bin TxData[205] | 26  | 1 | Covered |
| bin TxData[206] | 41  | 1 | Covered |
| bin TxData[207] | 16  | 1 | Covered |
| bin TxData[208] | 24  | 1 | Covered |
| bin TxData[209] | 24  | 1 | Covered |
| bin TxData[210] | 33  | 1 | Covered |
| bin TxData[211] | 41  | 1 | Covered |
| bin TxData[212] | 49  | 1 | Covered |
| bin TxData[213] | 0   | 1 | ZERO    |
| bin TxData[214] | 0   | 1 | ZERO    |
| bin TxData[215] | 32  | 1 | Covered |
| bin TxData[216] | 34  | 1 | Covered |
| bin TxData[217] | 43  | 1 | Covered |
|                 |     |   |         |

| bin TxData[218]        | 8      | 1   | Covered   |
|------------------------|--------|-----|-----------|
| bin TxData[219]        | 7      | 1   | Covered   |
| bin TxData[220]        | 402    | 1   | Covered   |
| bin TxData[221]        | 16     | 1   | Covered   |
| bin TxData[222]        | 346    | 1   | Covered   |
| bin TxData[223]        | 33     | 1   | Covered   |
| bin TxData[224]        | 18     | 1   | Covered   |
| bin TxData[225]        | 32     | 1   | Covered   |
| bin TxData[226]        | 8      | 1   | Covered   |
| bin TxData[227]        | 32     | 1   | Covered   |
| bin TxData[228]        | 16     | 1   | Covered   |
| bin TxData[229]        | 0      | 1   | ZERO      |
| bin TxData[230]        | 41     | 1   | Covered   |
| bin TxData[231]        | 16     | 1   | Covered   |
| bin TxData[232]        | 16     | 1   | Covered   |
| bin TxData[233]        | 11     | 1   | Covered   |
| bin TxData[234]        | 8      | 1   | Covered   |
| bin TxData[235]        | 16     | 1   | Covered   |
| bin TxData[236]        | 1035   | 1   | Covered   |
| bin TxData[237]        | 8      | 1   | Covered   |
| bin TxData[238]        | 16     | 1   | Covered   |
| bin TxData[239]        | 0      | 1   | ZERO      |
| bin TxData[240]        | 0      | 1   | ZERO      |
| bin TxData[241]        | 16     | 1   | Covered   |
| bin TxData[242]        | 0      | 1   | ZERO      |
| bin TxData[243]        | 34     | 1   | Covered   |
| bin TxData[244]        | 24     | 1   | Covered   |
| bin TxData[245]        | 24     | 1   | Covered   |
| bin TxData[246]        | 25     | 1   | Covered   |
| bin TxData[247]        | 9      | 1   | Covered   |
| bin TxData[248]        | 32     | 1   | Covered   |
| bin TxData[249]        | 35     | 1   | Covered   |
| bin TxData[250]        | 32     | 1   | Covered   |
| bin TxData[250]        | 32     | 1   | Covered   |
| bin TxData[252]        | 24     | 1   | Covered   |
| bin TxData[253]        | 8      | 1   | Covered   |
| bin TxData[254]        | 17     | 1   | Covered   |
| bin TxData[254]        | 12539  | 1   | Covered   |
| Coverpoint TxFull      | 100.0% | 100 | Covered   |
| covered/total bins:    | 2      | 2   | oovered   |
| missing/total bins:    | 0      | 2   |           |
| % Hit:                 | 100.0% | 100 |           |
| bin NotFull            | 24475  | 1   | Covered   |
| bin Full               | 24473  | 1   | Covered   |
| Coverpoint TxFrameSize | 4.7%   | 100 | Uncovered |
| covered/total bins:    | 4.7%   | 127 | oucovered |
| missing/total bins:    | 121    | 127 |           |
| % Hit:                 | 4.7%   | 100 |           |
| ignore_bin Invalid     | 4.7%   | 100 | ZERO      |
| bin TxFrameSize[0]     | 12323  | 1   | Covered   |
| DIN IVLIGHEDISE[0]     | 12323  | 1   | covered   |

| bin | <pre>TxFrameSize[1]</pre> | 0    | 1 | ZERO    |
|-----|---------------------------|------|---|---------|
| bin | TxFrameSize[2]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[3]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[4]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[5]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[6]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[7]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[8]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[9]            | 0    | 1 | ZERO    |
| bin | TxFrameSize[10]           | 229  | 1 | Covered |
| bin | TxFrameSize[11]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[12]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[13]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[14]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[15]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[16]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[17]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[18]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[19]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[20]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[21]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[22]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[23]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[24]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[25]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[26]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[27]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[28]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[29]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[30]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[31]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[32]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[33]           | 0    | 1 | ZERO    |
|     | TxFrameSize[34]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[35]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[36]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[37]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[38]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[39]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[40]           | 1254 | 1 | Covered |
| bin | TxFrameSize[41]           | 0    | 1 | ZERO    |
| bin | TxFrameSize[42]           | 0    | 1 | ZERO    |
|     | TxFrameSize[43]           | 0    | 1 | ZERO    |
|     | TxFrameSize[44]           | 0    | 1 | ZERO    |
|     | TxFrameSize[45]           | 0    | 1 | ZERO    |
|     | TxFrameSize[46]           | 0    | 1 | ZERO    |
|     | TxFrameSize[47]           | 823  | 1 | Covered |
|     | TxFrameSize[48]           | 0    | 1 | ZERO    |
|     | TxFrameSize[49]           | 0    | 1 | ZERO    |
|     | TxFrameSize[50]           | 0    | 1 | ZERO    |
|     |                           | •    | _ |         |

| bin  | TxFrameSize[51]                  | 0 | 1 | ZERO         |
|------|----------------------------------|---|---|--------------|
| bin  | TxFrameSize[52]                  | 0 | 1 | ZERO         |
| bin  | TxFrameSize[53]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[54]                  | 0 | 1 | ZERO         |
| bin  | TxFrameSize[55]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[56]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[57]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[58]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[59]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[60]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[61]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[62]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[63]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[64]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[65]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[66]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[67]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[68]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[69]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[70]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[71]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[72]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[73]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[74]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[75]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[76]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[77]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[78]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[79]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[80]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[81]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[82]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[83]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[84]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[85]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[86]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[87]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[88]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[89]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[90]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[91]                  |   | 1 | ZERO         |
|      | TxFrameSize[92]                  | 0 | 1 | ZERO         |
|      |                                  |   |   |              |
|      | TxFrameSize[93] TxFrameSize[94]  | 0 | 1 | ZERO         |
|      | TxFrameSize[95]                  | 0 | 1 | ZERO<br>ZERO |
|      | TxFrameSize[96]                  | 0 | 1 | ZERO         |
|      | TxFrameSize[97]                  |   | 1 |              |
|      | TxFrameSize[98]                  | 0 |   | ZERO         |
|      |                                  | 0 | 1 | ZERO         |
|      | TxFrameSize[99] TxFrameSize[100] | 0 | 1 | ZERO         |
| DIII | TYLT WINE DISE [TOO]             | 0 | 1 | ZERO         |

| bin TxFrameSize[101]           | 0      | 1   | ZERO    |
|--------------------------------|--------|-----|---------|
| bin TxFrameSize[102]           | 0      | 1   | ZERO    |
| bin TxFrameSize[103]           | 0      | 1   | ZERO    |
| bin TxFrameSize[104]           | 0      | 1   | ZERO    |
| bin TxFrameSize[105]           | 0      | 1   | ZERO    |
| bin TxFrameSize[106]           | 0      | 1   | ZERO    |
| bin TxFrameSize[107]           | 0      | 1   | ZERO    |
| bin TxFrameSize[108]           | 0      | 1   | ZERO    |
| bin TxFrameSize[109]           | 0      | 1   | ZERO    |
| bin TxFrameSize[110]           | 0      | 1   | ZERO    |
| bin TxFrameSize[111]           | 0      | 1   | ZERO    |
| bin TxFrameSize[112]           | 0      | 1   | ZERO    |
| bin TxFrameSize[113]           | 0      | 1   | ZERO    |
| bin TxFrameSize[114]           | 0      | 1   | ZERO    |
| bin TxFrameSize[115]           | 0      | 1   | ZERO    |
| bin TxFrameSize[116]           | 0      | 1   | ZERO    |
| bin TxFrameSize[117]           | 0      | 1   | ZERO    |
| bin TxFrameSize[118]           | 0      | 1   | ZERO    |
| bin TxFrameSize[119]           | 0      | 1   | ZERO    |
| bin TxFrameSize[120]           | 0      | 1   | ZERO    |
| bin TxFrameSize[121]           | 0      | 1   | ZERO    |
| bin TxFrameSize[122]           | 3565   | 1   | Covered |
| bin TxFrameSize[123]           | 0      | 1   | ZERO    |
| bin TxFrameSize[124]           | 0      | 1   | ZERO    |
| bin TxFrameSize[125]           | 0      | 1   | ZERO    |
| bin TxFrameSize[126]           | 6303   | 1   | Covered |
| Coverpoint TxEnable            | 100.0% | 100 | Covered |
| <pre>covered/total bins:</pre> | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin Disabled                   | 24488  | 1   | Covered |
| bin Enabled                    | 9      | 1   | Covered |
| Coverpoint TxAbortFrame        | 100.0% | 100 | Covered |
| covered/total bins:            | 2      | 2   |         |
| missing/total bins:            | 0      | 2   |         |
| % Hit:                         | 100.0% | 100 |         |
| bin Keep                       | 24495  | 1   | Covered |
| bin Abort                      | 2      | 1   | Covered |
|                                |        |     |         |

TOTAL COVERGROUP COVERAGE: 89.0% COVERGROUP TYPES: 1